

# <span id="page-0-0"></span>**Description**

**Package**

SOP28

The MD6753 is a fully digital-controlled power supply IC that controls interleaved totem-pole bridgeless PFC. Interleaving control in the critical conduction mode reduces input/output ripple current and switching loss, and the IC can achieve highefficient, yet low-noise power systems.

# **Features**

- Fully Digital-controlled PFC Circuit
- Interleaved Totem-pole PFC Control
- Critical Conduction Mode (CRM) Control
- Bridgeless PFC Circuit
- High Efficiency in All Load Ranges Achieved by Synchronous Rectification and Intermittent Operation at Light Load
- Soft Start
- Protections Include:
- AC Power Supply Input Undervoltage Lockout
- AC Power Supply Input Off-state Detection
- PFC Output Undervoltage Protection (PFC\_UVP)
- PFC Output Overvoltage Protection (PFC\_OVP)
- PFC Overcurrent Protection (PFC\_OCP)
- PFC Overload Protection (PFC\_OLP)
- AC Regeneration Side High-side Driver Undervoltage Lockout
- VCC Pin Overvoltage Protection (VCC\_OVP)
- Thermal Shutdown (TSD)



Not to scale

# **Applications**

For devices requiring high power supplies (1 kW or more) such as:

- Audiovisual Equipment
- Office Automation Equipment (e.g., Server, Multifunction Printer)
- Industrial Equipment
- Communication Equipment

# **Typical Application**



# **Contents**

<span id="page-1-0"></span>

## <span id="page-2-0"></span>**1. Absolute Maximum Ratings**

Current polarities are defined as follows: current going into the IC (sinking) is positive current  $(+)$ ; current coming out of the IC (sourcing) is negative current (−). Unless specifically noted,  $T_A = 25$  °C. Surge withstand capability (HBM) of the MD6753 is guaranteed up to 2000 V. Note that the following pins are guaranteed to withstand surges up to 1000 V: 26, 27, 28.

<span id="page-2-1"></span>

(1) The AVCC pin is the 3.3 V power supply output pin dedicated for the internal LSI chip. Do not apply external voltage to this pin.

<sup>(2)</sup> Electric potential difference between the AVCC and DVCC pins should be maintained within  $\pm 0.3$  V (t > 1 ms).

 $(6)$  Refers to a digital output pin for 3.3 V systems.

 $(3)$  Refers to an analog input pin for 3.3 V systems.

 $^{(4)}$  The VCORE pin is the 1.8 V power supply output pin dedicated for digital circuits of the internal LSI chip. Do not apply external voltage to this pin.

<sup>(5)</sup> Should be rated from  $-0.3$  V to 2.4 V when t < 1 ms (e.g., at startup).

# <span id="page-3-0"></span>**2. Electrical Characteristics**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current  $(−)$ .

<span id="page-3-7"></span><span id="page-3-6"></span>Unless specifically noted,  $T_A = 25 \degree C$ ,  $V_{CC} = 17 \text{ V}$ .

The checkmark in the Chg. column indicates that the item is software-changeable. In addition, the characteristic value in this column is a reference value.

<span id="page-3-12"></span><span id="page-3-5"></span>

<span id="page-3-11"></span><span id="page-3-10"></span><span id="page-3-9"></span><span id="page-3-8"></span><span id="page-3-4"></span><span id="page-3-3"></span><span id="page-3-2"></span><span id="page-3-1"></span>(1) Guaranteed by design.

# <span id="page-4-3"></span>**MD6753**

<span id="page-4-12"></span><span id="page-4-11"></span><span id="page-4-10"></span><span id="page-4-9"></span><span id="page-4-7"></span><span id="page-4-6"></span><span id="page-4-4"></span><span id="page-4-0"></span>

<span id="page-4-8"></span><span id="page-4-5"></span><span id="page-4-2"></span><span id="page-4-1"></span> $(2)$  Se[e Figure](#page-6-1) 3-2.

 $(3)$  Se[e Figure 3-1.](#page-6-2)

(4) Refers to voltage between the GND pin and all the following pins: GPIO03, GPIO04, GPIO05.

# **MD6753**



<span id="page-5-1"></span><span id="page-5-0"></span> $\overline{\text{G}}$  Guaranteed by design.

# **3. Mechanical Characteristics**





<span id="page-6-2"></span><span id="page-6-1"></span><span id="page-6-0"></span>\* Indicates voltages inside the IC; see the block diagram in Sectio[n 4.](#page-6-0)





# <span id="page-7-0"></span>**5. Pin Configuration Definitions**



### Reference Internal Connection Symbols (MIC1–MIC2; see Sectio[n 4\)](#page-6-0)



# <span id="page-8-0"></span>**6. Typical Application**



Figure 6-1. Typical Application

# <span id="page-9-0"></span>**7. Physical Dimensions**

 $\bullet$  SOP28



<span id="page-9-1"></span>● Pb-free

**NOTES:**

# **8. Marking Diagram**



## <span id="page-10-0"></span>**9. Operational Description**

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum. Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (−). For concise descriptions, this section employs notation systems that denote the electrical characteristics symbols listed in Section [2](#page-3-0) and the electronic symbol names of the typical application in Section [6.](#page-8-0)

#### <span id="page-10-1"></span>**9.1. General Description**

The MD6753 digitally controls a PFC circuit.

The PFC circuit embedded in the IC requires no input rectifier bridge for its own controlling. The PFC circuit, driven by critical conduction mode (CRM) in normal operation, is controlled with the frequencies suitable for applied input voltages and loads. By monitoring the output voltage of the PFC circuit with the VREF pin, the IC controls the VGL1, VGH1, VGL2, VGH2 S, VGL3\_S, and VGH3\_S pins on-time and provides regulated outputs.

Protections in the PFC stage include the overcurrent and overload protections, the overvoltage protection, and the undervoltage protection.

In addition to the protections above, the IC also has the following functions: the AC regeneration side highside driver undervoltage lockout, the soft start function, the VCC pin overvoltage protection (to prevent secondary outputs from overvoltage), and the thermal shutdown.

#### <span id="page-10-3"></span><span id="page-10-2"></span>**9.2. Pin Descriptions**

## **9.2.1. A2**

This is the input pin for analog signals. The A2 pin is internally connected to the comparator and the AD converter. Leave this pin open if not used.

<span id="page-10-4"></span>For more details, refer to the MD6603 data sheet.

## **9.2.2. GND and PGND**

The GND pin is the logic ground pin of the IC; the PGND pin is the power ground pin where driving currents for an external power MOSFET flow through. Varying electric potential of the logic ground can be a cause of improper operations. Therefore, extreme care should be taken in designing a PCB so that currents from the power ground do not affect these pins.

## <span id="page-10-5"></span>**9.2.3. VGL1 and VGH1**

These pins are the drive output pins for driving the AC regeneration side power MOSFETs. The VGL1 pin acts as a low-side driver, whereas the VGH1 pin acts as a high-side driver. Respective drive currents are defined as follows: the VGL1 Drive Current (Source),  $I_{GL1(SRC)} = I_{GH1(SRC)} = -0.3$  $I_{GL1(SRC)} = I_{GH1(SRC)} = -0.3$  A; the VGL1 Drive Current  $(Sink)$ ,  $I_{GL1(SNK)} = I_{GH1(SNK)} = 0.55$  $I_{GL1(SNK)} = I_{GH1(SNK)} = 0.55$  A.

## <span id="page-10-6"></span>**9.2.4. VGL2, VGH2\_S, VGL3\_S, and VGH3\_S**

The VGL2 pin is the drive output pin for driving the master side low-side power MOSFET by interleaving control. Respective drive currents are defined as follows: the VGL2 Drive Current (Source),  $I_{GL2(SRC)} = 0.5$  $I_{GL2(SRC)} = 0.5$  A; the VGL2 Drive Current (Sink),  $I<sub>GL2(SNK)</sub> = 1$  $I<sub>GL2(SNK)</sub> = 1$  A.

The VGH2\_S pin is the PWM signal output pin for driving the control IC for the master side high-side power MOSFET by interleaving control.

The VGL3\_S pin is the PWM signal output pin for driving the control IC for the subordinate side low-side power MOSFET by interleaving control.

VGH3\_S pin is the PWM signal output pin for driving the control IC for the subordinate side high-side power MOSFET by interleaving control.

The description hereafter holds up the peripheral circuit of Q1 as an example (but is also applicable to Q3, Q5, and Q7). To increase a rising speed of the gate at power MOSFET turn-off, connect the transistor Q2 as shown in [Figure 9-1.](#page-10-7) Q2, D5, R1, and R2 should be adjusted based on the operation performance checked with an actual board, including a loss in the power MOSFET, gate waveform (e.g., ringing due to pattern layout), and EMI noise. To prevent malfunction caused by steep dv/dt at power MOSFET turn-off, connect R3, of about 10 k $\Omega$  to 100 k $\Omega$ , between the gate and source of the power MOSFET with a minimal length of traces.



<span id="page-10-7"></span>Figure 9-1. Q1 and Its Peripheral Circuit

#### <span id="page-11-0"></span>**9.2.5. VCC**

This is the power supply pin for the built-in control MICs, and is connected to an external power supply. When the VCC pin voltage increases to  $V_{CC(ON)}$  or more, the IC starts operating. When the VCC pin voltage decreases to  $V_{CC(OFF)}$  or less, the IC stops operating. This sequence of operations is the VCC pin undervoltage lockout (VCC\_UVLO). In addition to this function, the VCC pin also has the VCC pin overvoltage protection (VCC\_OVP).

To prevent malfunction induced by supply ripples or other factors, connect the 0.01 μF to 0.1 μF ceramic capacitor, C9, between the VCC and GND pins, respectively, with a minimal length of traces.

### <span id="page-11-1"></span>**9.2.6. DVCC and BASE**

The DVCC pin is the internal 3.3 V digital power supply pin. As [Figure](#page-11-4) 9-2 illustrates, the DVCC pin power is supplied from the external power supply through an external transistor. The BASE pin is connected to the base of this external transistor. To reduce noises on the DVCC pin, connect the capacitor C10 with a capacitance of about 0.1  $\mu$ F to 1  $\mu$ F.



<span id="page-11-4"></span>Figure 9-2. Power Stage and Its Peripheral Circuit

## <span id="page-11-2"></span>**9.2.7. AVCC**

The AVCC pin is the internal 3.3 V analog power supply pin. The capacitor C11 in [Figure](#page-11-4) 9-2 should have a capacitance of about 0.1 μF to 1 μF. Do not connect anything but C11 to the AVCC pin.

#### <span id="page-11-3"></span>**9.2.8. VREF**

As shown in [Figure](#page-11-5) 9-3, the output voltage of the PFC stage,  $V_{\text{OUT(PFC)}}$ , divided by the detection resistors is applied to the VREF pin. Signals input to the VREF pin are used for the constant voltage control in the PFC stage, the overvoltage protection, and the undervoltage protection. V<sub>OUT(PFC)</sub> is determined by the detection resistors, R23 to R27, and can be calculated by the equation below:

$$
V_{\text{OUT(PFC)}} = \left(\frac{R_{\text{REF1}}}{R_{\text{REF2}}} + 1\right) \times V_{\text{REF}}.
$$
 (1)

Where:

 $V<sub>REF</sub>$  is the VREF pin threshold voltage [\(2.205\)](#page-4-0),

R<sub>REF1</sub> is the combined resistance of the resistors R23 to R26, and

R<sub>REF2</sub> is the resistance of R27 ( $\approx$  10 kΩ to 68 kΩ).

The resistors of  $R_{REF1}$  are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; configure  $R_{REF1}$  with some serial resistors to reduce each applied voltage.

R27 should be adjusted based on the operation performance checked with an actual board, including a PFC output, overvoltage protection, and undervoltage protection.

To reduce switching noises, connect the capacitor C16 with a capacitance of about 1000 pF, as near as possible to the VREF pin.



<span id="page-11-5"></span>Figure 9-3. VREF and VSENx Pins and Their Peripheral Circuit

### <span id="page-12-0"></span>**9.2.9. CS1 and CS2**

These pins serve as a drain current detector of the power MOSFET in the PFC circuit. In the PFC circuit, which supports high-power applications, current through the power MOSFET is usually detected by the current transformers (L4 to L7) as in [Figure](#page-12-7) 9-4. Then, a detection signal is input to the CSx pin. Current detection signals transmitted from the CSx pin are used for the protections against overcurrent and overload conditions. The CS1 and CS2 pins detect the turn-off timing of the power MOSFETs when the AC power input is positive and detect the turn-on timing when the AC power input is negative. As a result, the IC controls the PFC stage in the critical conduction mode.



<span id="page-12-7"></span>Figure 9-4. CSx Pins and Their Peripheral Circuit

#### <span id="page-12-1"></span>**9.2.10. VSEN1 and VSEN2**

As shown in [Figure](#page-11-5) 9-3, the input voltage,  $V_{IN}$ , divided by the detection resistors is applied to the VSENx pin. Signals input to the VSENx pin are used for the undervoltage lockout and the input voltage off-state detection.

## <span id="page-12-2"></span>**9.2.11. VCORE**

The VCORE pin is the internal [1.80](#page-3-5) V power supply pin. The capacitor C14 should have a capacitance of 0.1 μF. Do not connect anything but C14 to the VCORE pin.

### <span id="page-12-3"></span>**9.2.12. GPIO03 to GPIO05**

These pins are the general-purpose I/O pins. For more details, refer to the MD6603 data sheet.

The GPIO04 pin has the AC power supply input offstate detection function, which outputs a signal at AC power supply cutoff. Connect the pull-down resistor, R38 (about 1 kΩ), to the logic ground, if not used.

### <span id="page-12-4"></span>**9.2.13. SCID**

This is the debugging pin. For detailed functional descriptions, such as software debugging, and software programming (erasing and writing) to the programs on the flash memory, refer to the MD6603 data sheet. Leave this pin open if not used.

#### <span id="page-12-5"></span>**9.2.14. NTC**

This pin is used for analog input and external shutdown input. The NTC pin should be used within the range of absolute maximum ratings (see Section [1\)](#page-2-0). When the NTC pin voltage increases to  $V_{\text{NTC(ON)}} = 1.35$  $V_{\text{NTC(ON)}} = 1.35$  V or more, and remains in this condition for 1000 ms or longer, the oscillation operations of the VGH and VGL pins are stopped. After  $t_{AR} = 3000$  $t_{AR} = 3000$  ms or longer, the IC releases the protection operation and restarts to operate.

<span id="page-12-6"></span>Connect the pull-down resistor, R39 (about 1 kΩ), to the logic ground, if not used.

### **9.2.15. VB and VS**

The VB pin is the input of the AC regeneration side high-side floating power supply, whereas the VS pin is the ground of the AC regeneration side high-side floating power supply. The MD6753 incorporates the high-side driver undervoltage lockout (VB\_UVLO) between the VB and VS pins.

[Figure](#page-12-8) 9-5 is a schematic diagram of the bootstrap circuit that drives the high-side power MOSFET (Q9).



<span id="page-12-8"></span>Figure 9-5. Bootstrap Circuit

MD6753-DSE Rev.1.0 **SANKEN ELECTRIC CO., LTD.** 13 Aug. 22, 2024 <https://www.sanken-ele.co.jp/en> © SANKEN ELECTRIC CO., LTD. 2023

In the condition where the high-side power MOSFET is turned off and the low-side power MOSFET (Q10) is turned on, the VS pin voltage has almost the same potential as the ground. Then, C5 is charged with the VCC pin. When the voltage between the VB and VS pins (hereafter "VB–VS voltage") increases to  $V_{\text{BUV}(\text{ON})} = 6.8$  $V_{\text{BUV}(\text{ON})} = 6.8$  V or more, the internal high-side driver starts operating. When VB–VS voltage decreases to  $V_{\text{BUV(OFF)}} = 6.4$  $V_{\text{BUV(OFF)}} = 6.4$  V or less, the internal high-side driver stops operating (i.e., VB\_UVLO). The VB\_UVLO protects the IC in case both ends of C5 and D16 are shorted. The bootstrap circuit components must meet the following:

#### ● **D15**

D15 should be a fast recovery diode with a short recovery time and a low reverse current. When the maximum supply input voltage is specified at 265 VAC, it is recommended to use a fast recovery diode with  $V_{RM} = 600 V$ .

#### ● **C5, C9, R30**

The values of C5, C9, and R30 are determined by the following parameters: the total amount of gate charges of the external power MOSFETs, Qg; the amount of a voltage dip between the VB and VS pins during operation at the lowest oscillation frequency. C5, C9, and R30 should be adjusted according to voltages measured by a high-voltage differential probe so that VB–VS voltage exceeds  $V_{\text{BUV(ON)}} = 6.8$  $V_{\text{BUV(ON)}} = 6.8$  V. C5 and C9 should be film or ceramic capacitors with a low ESR and a low leakage current. The reference value of C9 is  $0.47\mu$ F to 1  $\mu$ F. The time constants of C5 and R30 should be set within 500 ns. C5 should have a capacitance of 0.047 μF to 0.1 μF; R30 should have a resistance of 2.2  $\Omega$  to 10  $\Omega$ .

#### ● **D16**

D16 is used for protecting the VS pin from having a negative potential. D16 should be a Schottky diode with a low forward voltage so that VB–VS voltage does not fall below −0.3 V of its absolute maximum rating.

### <span id="page-13-0"></span>**9.3. Startup Operation**

The power supply voltage for control circuit of the IC is externally applied to the VCC pin that is the power input pin. When the AC power supply is turned on and the VCC pin voltage applied from the external power supply reaches  $V_{CC(ON)} = 11.0$  $V_{CC(ON)} = 11.0$  V or more, the power MOSFETs start oscillating and the output voltage rises. When the VCC pin voltage decreases to  $V_{\text{CC(OFF)}} = 8.3 \text{ V}$  $V_{\text{CC(OFF)}} = 8.3 \text{ V}$  $V_{\text{CC(OFF)}} = 8.3 \text{ V}$ or less, the IC stops operation by undervoltage lockout (UVLO) circuit.

## <span id="page-13-1"></span>**9.4. AC Power Supply Input Undervoltage**

## **Lockout, AC Power Supply Input Offstate Detection Function**

The IC incorporates the AC power supply input undervoltage lockout and the AC power supply input off-state detection function. These functions allow the IC to stop the switching operation of the all power MOSFETs when a low AC line input voltage is detected, thus preventing from excessive input current and overheating.

[Figure 9-6](#page-13-2) shows the VSENx pin peripheral circuit.

The VSENx pin monitors the AC input voltage. Each protection starts operating when either of the two conditions persists for its own fixed delay time: when the AC input voltage falls below its normal-state level and  $V_{\text{SENX}} \leq V_{\text{SEN(OFF)}}$  of [0.47](#page-3-8) V; or when  $V_{\text{SENX}}$  stays unvaried. In either condition, the IC stops all power MOSFETs switching operation after a lapse of  $t_{VSEN(OFF)} = 10.0$  $t_{VSEN(OFF)} = 10.0$  ms (i.e., the AC power supply input undervoltage lockout), or the GPIO04 pin becomes logic low after a lapse of t<sub>VSEN(AC</sub> <sub>OFF)</sub> = [23.0](#page-3-10) ms (i.e., the AC power supply input off-state detection function). When all the following conditions are met, all power MOSFETs resume switching operation according to output load: the AC input voltage is rising, the IC is in operation, and  $V_{SEN} \geq V_{SEN(ON)}$  of [0.56](#page-3-11) V.

The reference resistances of R17 and R22, the resistor to be connected to the VSEN<sub>x</sub> pin, is about 20 kΩ. R13 to R22 should be selected based on the operation performance checked with an actual board. R13 to R16 and R18 to R21 are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; connect these resistors in series to reduce each applied voltage.



<span id="page-13-2"></span>Figure 9-6. VSENx Pin Peripheral Circuit

### <span id="page-14-0"></span>**9.5. VCC Pin Overvoltage Protection**

When the voltage between the VCC and GND pins increases to  $V_{CC(OVP)} = 19.0$  $V_{CC(OVP)} = 19.0$  V or more, the VCC pin overvoltage protection (VCC\_OVP) is activated. Then, the IC stops switching operation of all power MOSFETs. After that, when the Protection Recovery Time,  $t_{AR}$  = [3000](#page-4-2) ms or more, elapses, the IC releases the VCC\_OVP operation and restarts to operate. When the causes of the overvoltage condition are eliminated, the IC automatically returns to normal operation.

### <span id="page-14-1"></span>**9.6. Overcurrent and Overload Protection**

The IC has the overcurrent protection (OCP). The current flowing to the power MOSFETs of the PFC stages are detected by each current trance. The detected low-side signals of Q3 and Q7 are input to the CS1 pin. The detected high-side signals of Q1 and Q5 are input to the CS2 pin. When the AC input voltage is positive, the overcurrent through the PFC circuit is detected by the CS1 pin. When the AC input voltage is negative, it is detected by the CS2 pin.

This function monitors the CSx pin voltage on a pulse-by-pulse basis, and limits the on-time of the main power MOSFETs for PFC control when the CSx pin voltage reaches the OCP threshold voltage. The OCP threshold voltage has a range shown i[n Figure 9-8.](#page-14-3)

As shown in [Figure 9-7,](#page-14-4) when the number of the halfwave cycle of the AC input voltage with the OCP state (i.e., the CS pin voltage exceeds the OCP threshold voltage) becomes more than the fixed number of times,  $N_{OPP(AC)} = 32$  $N_{OPP(AC)} = 32$  times, the overload protection (OLP) is activated to stop the oscillation operations of the all power MOSFETs. When the Protection Recovery Time,  $t_{AR}$  = [3000](#page-4-2) ms or longer, elapses after that, the IC releases the OLP operation and restarts to operate. When the causes of the overcurrent condition are eliminated, the IC automatically returns to normal operation.



<span id="page-14-4"></span>Figure 9-7. OCP and OLP Operational Waveforms

In all AC input voltage specifications, the current transformer should be set so that CSx pin voltage stays within the range shown in [Figure 9-8.](#page-14-3) The winding number ratio of the current transformer, n, is calculated as follows:

$$
n = \frac{I_{D(PEAK)}}{V_{OCP}} \times R_{CS}
$$
 (2)

Where:

 $I_{\text{D(PFAK)}}$  is the drain current in the PFC OCP operation,  $R_{CS}$  is the current detection resistance of the current transformer (i.e., R11 in Section [6\)](#page-8-0), and

 $V<sub>OCP</sub>$  is the OCP threshold voltage.



<span id="page-14-3"></span>Figure 9-8. OCP Threshold Voltage vs.  $V_{SEN}$  Pin Voltage (Peak)

## <span id="page-14-2"></span>**9.7. Overvoltage Protection for Output**

The VREF pin detects an overvoltage condition of the output. [Figure 9-9](#page-15-7) shows the waveforms of Overvoltage Protection (OVP) operation. When the VREF pin voltage increases to  $V_{REF(OVP)} = 2.352$  $V_{REF(OVP)} = 2.352$  V or more, the OVP is activated to stop all power MOSFETs to avoid a further increase in the output voltage. When the VREF pin voltage decreases to  $V_{REF(OVP,R)} = 2.297$  $V_{REF(OVP,R)} = 2.297$  V or less along with a lowering in the output voltage, all power MOSFETs resume oscillating. In this way, the intermittent operation is repeated while the output overvoltage condition persists. When the causes of the overvoltage condition are eliminated, the IC automatically returns to normal operation.



<span id="page-15-7"></span>Figure 9-9. OVP Operational Waveforms

### <span id="page-15-0"></span>**9.8. Undervoltage Protection for Output**

The VREF pin also detects an undervoltage condition of the output. [Figure 9-10.](#page-15-8) shows the waveforms of the undervoltage protection (UVP) operation.

When the VREF pin voltage decreases to  $V_{REF(UVD)} = 2.088$  $V_{REF(UVD)} = 2.088$  V or less, the on-time of the main power MOSFETs for PFC control is lengthened.

When the AC input voltage is positive, the main power MOSFETs for PFC control are Q3 and Q7 of low-side. When the AC input voltage is positive, they are Q1 and Q5 of high-side.

Besides, when the VREF pin voltage still decreases to  $V_{REF(UVP)} = 1.103$  $V_{REF(UVP)} = 1.103$  V or less, the UVP is activated to stop all power MOSFETs oscillation. When the VREF pin voltage decreases even further to  $V_{REF(UVP,R)} = 0.552$  $V_{REF(UVP,R)} = 0.552$  V or less after that, all power MOSFETs resume oscillating.

During the non-oscillating period of the power MOSFETs, if the VREF pin voltage does not go below  $V_{REF(UVP,R)}$  within t<sub>(UVP-R)</sub> = [819.2](#page-4-12) ms, all power MOSFETs resume oscillating at the time that  $t_{(UVP)R}$ ) elapses. In this way, the intermittent operation is repeated while the output undervoltage condition persists. When the causes of the undervoltage condition are eliminated, the IC automatically returns to normal operation.



<span id="page-15-8"></span>Figure 9-10. UVP Operational Waveforms

## <span id="page-15-1"></span>**9.9. Thermal Shutdown**

When the control circuit temperature reaches  $T_{J(TSD)} = 125$  $T_{J(TSD)} = 125$  °C (min.) the thermal shutdown (TSD) is activated. The IC then stops switching operation. In the condition where  $V_{CC} \leq V_{CC(P.OFF)}$  of [8.3](#page-3-12) V and the control circuit temperature falls below  $T_{J(TSD)}$ , the TSD circuit is activated again. During the TSD operation, the IC stops its operation. When the causes of the overheating condition are eliminated, the IC automatically returns to normal operation.

#### <span id="page-15-3"></span><span id="page-15-2"></span>**10. External Components**

#### **10.1. Inductor**

<span id="page-15-4"></span>Apply proper design margin to temperature rise or magnetic saturation due to copper loss and iron loss.

### **10.2. Power MOSFET**

Use a power MOSFET with a breakdown voltage, VDSS, providing enough margin to the output voltage, VOUT(PFC). Choose a proper size of heatsink that takes switching and on-resistance losses due to power MOSFETs into account.

### <span id="page-15-5"></span>**10.3. Output Capacitor (C3)**

Apply proper design margin to ripple current, ripple voltage, and temperature rise. A low-ESR capacitor is recommended to reduce ripple voltage, in terms of designing switch-mode power supplies.

### <span id="page-15-6"></span>**11. PCB Pattern Layout**

The switching power supply circuit includes high frequency and high voltage current paths that affect the IC operation, noise interference, and power dissipation. Therefore, PCB trace layouts and component placements play an important role in circuit designing. Thus, to reduce the impedance of the high frequency traces on a PCB (see [Figure 11-1\)](#page-16-0), they should be designed as wide trace and small loop as possible. In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced.



<span id="page-16-0"></span>Figure 11-1. High-frequency Current Loop

[Figure 11-2](#page-17-0) is a peripheral circuit example of the IC. The following considerations should be taken into account in designing pattern layouts for your application.

#### 1) Main Circuit Trace Layout

Trace where switching currents pass through should be as wide and looped small as possible.

#### 2) Logic Ground Trace Layout

If a large current flows through a logic ground, electric potential across the logic ground may vary and thus cause the IC to malfunction. Ground traces should be as wide and short as possible.

Logic ground traces should be designed as close as

possible to the GND pin, at a single-point ground (or star ground) that is separated from the main circuit. Do not connect the PGND pin to these traces. Traces of the ground (i.e., the capacitors of the GND, PGND, and VCC pins) should be separately connected at a singlepoint ground whose connection is configured to the root of the output capacitor C3 in the PFC stage.

#### 3) Peripheral Connections to VCC Pin

Traces connected to the VCC pin should be looped small as possible as the pin supplies power to the IC. Connect the film capacitor C9 (about 0.1  $\mu$ F to 1.0  $\mu$ F) between the VCC and GND pins with a minimal length of traces.

#### 4) Peripheral Connections to VB Pin

The components of the bootstrap circuit connected between the VCC and VB pins (D15, R30) should be placed as close as possible to the IC. The capacitor C5 connected between the VB and VS pins should also be placed with a minimal length of traces.

### 5)Components for Logic Control System

These components should be placed close to the IC, and be connected to the corresponding pin of the IC with a minimal length of traces.



<span id="page-17-0"></span>Figure 11-2. Example Connections to IC and Its Peripheral Circuits

### **Important Notes**

- <span id="page-18-0"></span>● All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).