# **Power Supply Control IC with Critical Conduction Mode PFC and LLC Current-resonant Circuits SSC4S913 Data Sheet**



# <span id="page-0-0"></span>**Description**

The SSC4S913 is a power supply IC, which incorporates a CRM-driven PFC control circuit and an LLC circuit. These internal circuits bring a small-sized, high-efficient, and low-noise power supply system into your application. The LLC stage has the high- and lowside drive circuits. The PFC and LLC stages are highly interlocked in startup and standby operations, thus requiring no individual circuit settings. Supplied in a small SSOP24 package, where multiple protections (e.g., the capacitive mode detection function) are highly integrated, the SSC4S913 offers design friendliness in your high-quality power supply systems with safety. The SSC4S913 has enough functions such as a startup circuit supporting DC input and efficiency improvement at light load.

# **Features**

- Pb-free (RoHS Compliant)
- Highly Integrated PFC Control and LLC Currentresonant Control Circuits
- LLC Soft Start Function
- X-capacitor Discharge Function (No discharge resistor required, disabled at DC input)
- Critical Conduction Mode (CRM) PFC Control
- PFC Maximum Oscillation Frequency Limitation Function
- LLC Capacitive Mode Detection Function
- Standby Function (Interlocked between PFC and LLC Stages)
- Protections
- Input Voltage Protection (Under and Overvoltage)
- PFC FB PFC Pin Undervoltage Protection (FB\_PFC\_UVP)
- PFC Output Overvoltage Protection (FB\_PFC and OVP Pins)
- PFC Overcurrent Protection (PFC\_OCP)
- LLC High-side Driver Undervoltage Lockout (VB\_UVLO)
- LLC Overcurrent Protection (LLC\_OCP)
- LLC Overload Protection (LLC\_OLP)
- VCC Pin Overvoltage Protection (VCC\_OVP)
- Thermal Shutdown (TSD)

# **Typical Application**





SSOP24



Not to scale

# **Applications**

For devices requiring high power supplies such as:

- Audiovisual Equipment (e.g., Monitor, LCD TV)
- Office Automation Equipment (e.g., Server, Multifunction Printer)
- Industrial Equipment
- Communication Equipment

# **Contents**

<span id="page-1-0"></span>



for other pins.

# <span id="page-3-0"></span>**1. Absolute Maximum Ratings**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (−). Unless specifically noted,  $T_A = 25$  °C. Surge withstand capability (HBM) of the SSC4S913 is guaranteed as follows: 1000 V for pin 1, 22, 23, 24, and 2000 V

Parameter | Symbol | Conditions | Pin | Rating | Unit ST Pin Voltage  $V_{ST}$   $V_{ST}$  1 – 8  $-0.3 \text{ to} 600$  V VSEN Pin Sink Current  $I_{VSEN}$   $\begin{array}{|c|c|c|c|c|c|c|c|} \hline 5-8 & 1 & 1 & \text{mA} \ \hline \end{array}$ VCC Pin Voltage  $V_{\text{CC}}$   $V_{\text{CC}}$   $6-8$   $-0.3$  to 35 V OVP Pin Voltage VOVP 7 – 8 −0.3 to 5.5 V VG Pin Voltage  $V_G$   $V_G$   $9-8$   $-0.3$  to  $V_{REG}$  + 0.3 V VG Pin Source Current  $I_{VG(SRC)}$   $9-8$   $-500$  mA VG Pin Sink Current  $V_{\rm CG(SNK)}$   $V_{\rm GC(SNK)}$  9 – 8 1000 mA CS Pin Voltage (DC)  $V_{CS(DC)}$   $\vert$   $V_{CS(DC)}$   $\vert$   $10-8$   $\vert$   $-0.3$  to 5.5 V CS Pin Voltage (Pulse)  $V_{\text{CSPULSE}}$  Pulse width  $\leq 1 \,\mu\text{s}$   $10-8$   $-2.0 \,\text{to } 5.5$  V ZCD Pin Voltage  $V_{ZCD}$   $V_{ZCD}$   $11-8$   $-10$  to 10 V ZCD Pin Current  $I_{ZCD}$   $I_1 - 8$   $-10$  to 10 mA COMP Pin Voltage VCOMP 12 – 8 −0.3 to 5.5 V COMP Pin Current  $I_{\text{COMP}}$   $I_{2-8}$   $-100$  to 100  $\mu$ A FB\_PFC Pin Voltage  $V_{FB\_PFC}$  | 13 – 8 |  $-0.3$  to 5.5 V MC Pin Voltage  $V_{MC}$  |  $V_{MC}$  |  $14-8$  |  $-0.3$  to 30 V MC Pin Source Current  $I_{MC(SRC)}$  14 – 8  $-500$  μA FB LLC Pin Voltage  $V_{FB~LLC}$   $V_{FB~LLC}$   $15-8$   $-0.3$  to 5.5 V RC Pin Voltage  $V_{RC}$   $V_{RC}$  16 – 8  $-5.5$  to 5.5 V REG Pin Source Current  $I_{REG}$   $I_{7-8}$   $-20$   $-40$  mA LGND Pin Voltage  $V_{\text{LGND}}$   $V_{\text{LGND}}$  18 – 8  $-0.3$  to 0.3 V VGL Pin Voltage  $V_{\text{GL}}$   $V_{\text{GL}}$   $19-18$   $-0.3$  to VREG + 0.3 VS Pin Voltage  $V_S$   $V_S$   $23-18$   $-1.0$  to 600 V VGH Pin Voltage  $V_{GH}$   $V_{GH}$  24 – 18  $V_S$  – 0.3 to  $V_B$  + 0.3 V VB–VS Pin Voltage  $V_B-V_S$   $V_B-V_S$   $22-23$   $-0.3$  to 30 V Allowable Power Dissipation  $P_D = T_A = 85 \degree C = \frac{1}{2}$  0.542 W Operating Ambient  $T_{\text{CPP}}$   $T_{\text{OP}}$   $T_{\text{OP}}$   $T_{\text{OP}}$   $T_{\text{OP}}$   $T_{\text{CP}}$   $T_{\text{OP}}$   $T_{\text{CP}}$   $T_{\text{OP}}$   $T_{\text{CP}}$   $T_{\text{CP}}$  Storage Temperature  $T_{STG}$   $T_{STG}$   $-40$  to 150  $\degree$ C Junction Temperature  $T_J$   $T_J$   $\qquad$   $\qquad$  150  $\qquad$  °C

# <span id="page-4-0"></span>**2. Electrical Characteristics**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (−).

<span id="page-4-11"></span><span id="page-4-10"></span><span id="page-4-9"></span><span id="page-4-8"></span><span id="page-4-7"></span><span id="page-4-6"></span><span id="page-4-5"></span><span id="page-4-4"></span><span id="page-4-3"></span><span id="page-4-2"></span><span id="page-4-1"></span>

Unless specifically noted,  $T_A = 25 \degree C$ ,  $V_{CC} = 19 \text{ V}$ .

<span id="page-4-14"></span><span id="page-4-13"></span><span id="page-4-12"></span>(1)  $\mathbf{V}_{CC(OFF)}=\mathbf{V}_{CC(P.OFF)}<\mathbf{V}_{CC(BIAS)}$ 

(2) Design assurance item.

# **SSC4S913**

<span id="page-5-10"></span><span id="page-5-9"></span><span id="page-5-8"></span><span id="page-5-7"></span><span id="page-5-6"></span><span id="page-5-5"></span><span id="page-5-4"></span><span id="page-5-3"></span><span id="page-5-0"></span>

<span id="page-5-16"></span><span id="page-5-15"></span><span id="page-5-14"></span><span id="page-5-13"></span><span id="page-5-12"></span><span id="page-5-11"></span><span id="page-5-2"></span><span id="page-5-1"></span>(3) Design assurance item.

# **SSC4S913**

<span id="page-6-9"></span><span id="page-6-8"></span><span id="page-6-7"></span><span id="page-6-6"></span><span id="page-6-5"></span><span id="page-6-4"></span><span id="page-6-3"></span><span id="page-6-2"></span><span id="page-6-1"></span><span id="page-6-0"></span>

# **SSC4S913**

<span id="page-7-1"></span>

# <span id="page-7-0"></span>**3. Mechanical Characteristics**



<span id="page-8-0"></span>

Figure 4-1. Typical Application

# <span id="page-8-1"></span>**5. Block Diagram**



# <span id="page-9-0"></span>**6. Pin Configuration Definitions**



# <span id="page-10-0"></span>**7. Physical Dimensions**

 $\bullet$  SSOP24



NOTES:

- Dimensions in millimeters
- Dimensions do not include mold burrs.
- <span id="page-10-1"></span>• Pb-free (RoHS compliant)

# **8. Marking Diagram**



# <span id="page-11-0"></span>**9. Operational Description**

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum. Current polarities are defined as follows: current going into the IC (sinking) is positive current  $(+)$ ; current coming out of the IC (sourcing) is negative current (−). For concise descriptions, this section employs notation systems that denote the electrical characteristics symbols listed in Section [2](#page-4-0) and the electronic symbol names of the typical application in Section [4.](#page-8-0)

"GND" represents a potential across the AGND and LGND pins, which must be externally connected by PCB layout.

## <span id="page-11-1"></span>**9.1. General Description**

The SSC4S913 integrates two controls: the PFC control driven with critical conduction mode and the LLC current resonant control.

The PFC control of the IC is a critical conduction mode. By monitoring the output voltage of the PFC circuit with the FB\_PFC pin, the IC controls the VG pin on-time and provides regulated outputs. Zero current in critical mode is detected by inputting the voltage of the auxiliary winding,  $D_{P}$ , to the ZCD pin.

The IC has a built-in high-side driver and low-side driver that drive the LLC half-bridge circuit. By monitoring the secondary-side output voltage through an optocoupler, which is connected to the FB pin, the IC controls the oscillation frequencies of the VGH and VGL pins to provide regulated outputs (Section [9.15\)](#page-22-2). The capacitive mode detection function (Section [9.18\)](#page-24-0) requires no user-setting of minimum oscillation frequencies in your design phase. The IC also automatically controls its dead time between the VGH and VGL pins according to power supply specifications; therefore, individual dead time settings are unnecessary (Section [9.17\)](#page-23-3). The IC has the X-capacitor discharge function (Section [9.5\)](#page-16-1). The X-capacitor discharge function needs no discharge resistor for the input filter of a switching power supply.

Both the PFC and LLC stages highly incorporate protections such as the overcurrent and overvoltage protections.

# <span id="page-11-3"></span><span id="page-11-2"></span>**9.2. Pin Descriptions**

# **9.2.1. VSEN**

As shown in [Figure](#page-11-7) 9-1, the input voltage,  $V_{IN(AC)}$ , divided by the detection resistors is applied to the VSEN pin. Signals input to the VSEN pin are used for the input voltage protection. Section [9.5.2](#page-17-0) describes the input voltage protection and how to set the peripheral constants of the VSEN pin.



<span id="page-11-7"></span>Figure 9-1. VSEN Pin and Its Peripheral Circuit

# <span id="page-11-4"></span>**9.2.2. VCC**

This is the power supply pin for the built-in control MICs. When the VCC pin voltage increases to  $V_{CC(ON)} = 17.0$  V or more, the IC starts operating. When the VCC pin voltage decreases to  $V_{\text{CC(OFF)}} = 8.7$  V or less, the IC stops operating. This sequence of operations is the VCC pin undervoltage lockout (VCC\_UVLO). In addition to this function, the VCC pin also has the VCC pin overvoltage protection (VCC\_OVP). When the VCC pin power is supplied through the auxiliary winding of the LLC transformer, the VCC pin voltage is proportional to the secondary-side output voltage. Thus, the VCC pin can detect overvoltage conditions in the secondary side.

Section [9.3](#page-15-0) describes the startup operation of the IC and the setting of the auxiliary winding; Section [9.5.2](#page-17-0) provides more details on the VCC\_OVP. To prevent malfunction induced by supply ripples or other factors, connect a 0.1  $\mu$ F to 1.0  $\mu$ F capacitor, C7, between the VCC and AGND pins with a minimal length of traces.

#### <span id="page-11-5"></span>**9.2.3. AGND and LGND**

The AGND pin is the logic ground pin of the IC; and the LGND pin is the power ground pin of the LLC stage where driving currents for an external power MOSFET flow through. The AGND and LGND pins must be externally connected by PCB layout with a minimal length of traces.

Varying electric potential of the logic ground can be a cause of improper operations. Therefore, extreme care should be taken in designing a PCB so that currents from the power ground do not affect these pins. For the notes on PCB pattern layouts, see Section [10.3.](#page-29-8)

### <span id="page-11-6"></span>**9.2.4. VG**

This is the drive output pin for driving the power MOSFET (Q1) in the PFC stage. To increase a falling speed of the gate at power MOSFET turn-off, connect the diode, D6, as shown in [Figure](#page-12-4) 9-2. D6, R6, and R7 should be adjusted based on the operation performance checked with an actual board, including a loss in the power MOSFET, gate waveform (e.g., ringing due to pattern layout), and EMI noise. R8 for preventing malfunction of power MOSFET is 10 kΩ to 100 kΩ and be placed as close as possible to the gate and source.



Figure 9-2. PFC Circuit

# <span id="page-12-4"></span><span id="page-12-0"></span>**9.2.5. CS**

This is the current detection pin of the PFC stage. As shown in Figure 9-2, the switching current of the PFC stage is detected by R5 to be input to the CS pin. The CR filter consisting of R9 and C9 is connected to the CS pin.

#### ● **PFC\_OCP Detection: R5**

The detection resistor R5 monitors the currents through the power MOSFET (Q1) for the PFC\_OCP function. High-frequency switching currents flow through the current detection resistor, R5; therefore, be sure to use a resistor with low internal inductance and allowable power dissipation. For more details on the PFC\_OCP function, see Section [9.11.](#page-21-2)

#### ● **CR Filter: R9, C9**

Using a CR filter prevents unstable IC operations caused by a drain current surge at power MOSFET turnon. The detection accuracy of the PFC\_OCP function depends on the resistance of R9; accordingly, R9 should be set about 47  $\Omega$ . C9 should be set so that cut-off frequency of CR filter (C9 and R9) is approximately 0.5 MHz to 3.0 MHz.

When R9 is 47  $\Omega$ , C9 is 1 nF to 6.8 nF. Be sure to confirm the actual operation in the application, and adjust the values.

# <span id="page-12-1"></span>**9.2.6. ZCD**

This is the PFC zero current detection pin. As shown in Figure 9-2, the zero current detection signal is input to the  $ZCD$  pin from the auxiliary winding,  $D_{P}$ , of the transformer in the PFC through the current-limiting resistor, R10. C10 is the bottom-on timing adjustment capacitor.

The constants of the peripheral components must be set within the maximum ratings defined for the ZCD pin. For details on the setting of R10 and C10, see Section [9.8.2.](#page-19-2)

# <span id="page-12-2"></span>**9.2.7. COMP**

The COMP pin voltage determines the VG pin on-time, thus allowing the PFC stage output voltage to be constant. Figure 9-3 shows the peripheral components connected to the COMP pin: the capacitor C11 and resistor R11 for the phase compensation function; the capacitor C12 for averaging output ripples. Section [9.8.1](#page-19-1) thoroughly explains the PFC constant voltage control and how to set the constants of the COMP pin.



Figure 9-3. COMP Pin Peripheral Circuit

# <span id="page-12-3"></span>**9.2.8. FB\_PFC**

The feedback signal of the constant output voltage control for the PFC stage is input to the FB\_PFC pin. In addition, the FB\_PFC pin has the PFC\_OVP (see Section [9.12\)](#page-21-5) and UVP (see Section [9.13\)](#page-22-0).

As shown in Figure 9-2, the output voltage of the PFC stage,  $V_{\text{OUT(PFC)}}$ , divided by the detection resistors is applied to the FB  $PFC$  pin.  $V_{\text{OUT(PFC)}}$  is determined by the detection resistors, R12 to R16, and can be calculated by the equation below:

$$
V_{\text{OUT(PFC)}} = \left(\frac{R_{\text{REF1}}}{R_{\text{REF2}}} + 1\right) \times V_{\text{REF\_PFC}} \tag{1}
$$

Where:

V<sub>REF PFC</sub> is the FB\_PFC pin feedback reference voltage (2.500 V),

RREF1 is the combined resistance of the resistors R12 to R15, and

R<sub>REF2</sub> is the resistance of R16 ( $\approx$  33 kΩ).

The resistors of  $R_{REF1}$  are set at high resistance such that high DC voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; configure  $R_{REF1}$  with some serial

resistors to reduce each applied voltage.

When your application needs less switching noise, connect a capacitor, C22, of about 1 nF between the FB\_PFC pin and AGND with a minimum length of traces.

### <span id="page-13-0"></span>**9.2.9. OVP**

In case an abnormal status occurs on the output voltage detection line of the FB\_PFC pin, the OVP pin is used for the overvoltage protection detection of the PFC output (PFC\_OVP).

As shown in [Figure](#page-12-4) 9-2, the output voltage of the PFC stage, V<sub>OUT(PFC)</sub>, divided by the detection resistors is applied to the OVP pin. The OVP pin PFC\_OVP threshold voltage,  $V_{OVP~PFC2}$ , is [2.70](#page-5-0) V. Care should be taken in setting the values of R28 to R32 so that the PFC\_OVP by the OVP pin is not activated during IC startup. The resistors of R28 to R31 are set at high resistance such that high DC voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; configure with some serial resistors to reduce each applied voltage.

When your application needs less switching noise, connect the capacitor, C23, of about 1 nF between the OVP pin and AGND with a minimum length of traces.

### <span id="page-13-1"></span>**9.2.10. MC**

This pin serves as the on/off controller of the standby operation. Connect an on/off circuit to the MC pin.

<span id="page-13-2"></span>Section [9.16](#page-23-0) fully explains the settings of the standby function and the MC pin.

# **9.2.11. FB\_LLC**

This pin is used for controlling the LLC stage output voltage to be constant. As [Figure](#page-13-6) 9-4 shows, the optocoupler, PC1, and the capacitor C14, C15, and R18 should be connected to the FB\_LLC pin. The FB\_LLC pin controls the on-times of high- and low-side power MOSFETs (Q2, Q3) with 50% duty cycle. Section [9.15](#page-22-2) describes the LLC constant voltage control and the settings of the FB\_LLC pin peripheral circuit.



Figure 9-4. LLC Circuit

#### <span id="page-13-6"></span><span id="page-13-3"></span>**9.2.12. RC**

The RC pin detects the capacitive operation and an overcurrent condition in the LLC stage, with C17 and R20 connected as shown in [Figure](#page-13-6) 9-4. In addition, R19 and C16 are connected as a high-frequency noise filter.

Section [9.18](#page-24-0) explains the capacitive mode detection function; Section [9.21](#page-27-1) provides details on the LLC overcurrent protection and the settings of the RC pin peripheral circuit.

# <span id="page-13-4"></span>**9.2.13. REG**

This pin is the output of the regulator for supplying power to the VB pin. Connect C20 between REG and AGND pins. C20 value is about 1.0 μF.

# <span id="page-13-5"></span>**9.2.14. VGL and VGH**

These pins are the drive output pins for driving the power MOSFETs in the LLC stage. The VGL pin acts as a low-side driver, whereas the VGH pin acts as a highside driver.

The description hereafter holds up the peripheral circuit of Q2 as an example (but is also applicable to Q3). To increase a rising speed of the gate at power MOSFET turn-off, connect the diode, D9, as shown in [Figure](#page-13-6) 9-4. R<sub>25</sub>, R<sub>26</sub>, and D<sub>9</sub> should be adjusted based on operation performance in an actual application, including a loss in the power MOSFET, gate waveform (e.g., ringing due to pattern layout), and EMI noise. R27 for preventing malfunction of the power MOSFET is 10 kΩ to 100 kΩ and be placed as close as possible to the gate and source of the power MOSFET. When adjusting gate resistances, note that gate waveforms of the power MOSFETs must be checked whether a proper amount of dead time is ensured based on the reference waveforms depicted in [Figure](#page-14-2) 9-5.



<span id="page-14-2"></span>Figure 9-5. Dead Time Confirmation

# <span id="page-14-0"></span>**9.2.15. VB and VS**

The VB pin is the input of the high-side floating power supply, whereas the VS pin is the ground of the high-side floating power supply. The SSC4S913 incorporates the high-side driver undervoltage lockout (VB\_UVLO) between the VB and VS pins (see Section [9.20\)](#page-27-0). [Figure](#page-14-3) [9-6](#page-14-3) is a schematic diagram of the bootstrap circuit that drives the high-side power MOSFET (Q2). In the condition where the high-side power MOSFET is turned off and the low-side power MOSFET (Q3) is turned on, the VS pin voltage has almost the same potential as the ground. Then, C21 is charged with the REG pin. When the voltage between the VB and VS pins (hereafter "VB– VS voltage") increases to  $V_{\text{BUV(ON)}} = 6.8$  V or more, the internal high-side driver starts operating. When the VB– VS voltage decreases to  $V_{\text{BUV(OFF)}} = 6.4$  V or less, the internal high-side driver stops operating. This sequence of operations is the VB pin undervoltage lockout (VB\_UVLO). In case both the ends of C21 are shorted, the IC is protected by VB\_UVLO. The bootstrap circuit components must meet the following:

# ● **D7**

D7 should be a fast recovery diode with a short recovery time and a low reverse current. When the maximum supply input voltage is specified at 265 VAC, it is recommended to use a fast recovery diode with  $V_{RM} = 600 V$ .

#### ● **C20, C21, and R21**

The values of C20, C21, and R21 are determined by the following parameters: the total amount of Q2 gate charge, Qg; the amount of a voltage dip between the VB and VS pins during operation at the lowest oscillation frequency. C20, C21, and R21 should be adjusted according to voltages measured by a high-voltage differential probe so that VB–VS voltage exceeds  $V_{\text{BUV(ON)}} = 6.8$  V. C20 and C21 should be film or ceramic capacitors with a low ESR and a low leakage current. The reference value of C20 is 1.0 μF. The time constants of C21 and R21 should be set within 500 ns. C21 is 0.047 μF to 0.1 μF; R21 is 2.2 Ω to  $10$  Ω.



Figure 9-6. Bootstrap Circuit

# <span id="page-14-3"></span><span id="page-14-1"></span>**9.2.16. ST**

This is the input pin for startup currents and for Xcapacitor discharge currents at power supply cutoff. For startup operation, see Section [9.3;](#page-15-0) for the X-capacitor discharge function, see Section [9.5.](#page-16-1)

The resistor R1 (about 10 kΩ) is connected to the ST pin. Since a high voltage is applied on R1, the following must be taken into account in actual designing: select a resistor designed to stand against electromigration; configure R1 with come serial resistors to reduce each applied voltage.

#### <span id="page-15-0"></span>**9.3. Startup and Shutdown Operations**

[Figure](#page-15-1) 9-7 shows the ST and VCC pins and their peripheral circuit. [Figure](#page-15-2) 9-8 shows the operation waveforms during the startup.

The SSC4S913 incorporates its own startup circuit, which is connected to the ST pin. When the ST pin voltage rises after power-on, the constant startup current regulated inside the IC ( $I_{CC} = -11.0$  mA) starts charging the electrolytic capacitor C8, which is connected to the VCC pin. When the VCC pin voltage increases to  $V_{CC(ON)} = 17.0$  $V_{CC(ON)} = 17.0$  V, the VG pin starts oscillating, and the IC starts the PFC stage controls. The VG pin on-time persists longer as the COMP pin voltage increases.

When the PFC output voltage,  $V_{\text{PFC(OUT)}}$ , increases and the FB PFC pin voltage increases to  $V_{LLC(ON)} = 1.875$  V or more, the startup circuit is stopped. At the same time, the VGH and VGL pins in the LLC stage start oscillating in the soft start mode. During the soft start operation, the secondary-side output power increases as the oscillation frequencies of the VGH and VGL pins gradually decrease (see [Figure](#page-16-3) 9-9). After the secondary-side output power increases, the LLC stage shifts to the operation with the oscillation frequency control using feedback signals. The related characteristics are defined as follows: the Maximum Oscillation Frequency at Soft Start,  $f_{SS(MAX)} = 600$  $f_{SS(MAX)} = 600$  kHz; the Soft Start Period,  $t_{ss} = 28$  ms. The LLC soft start function suppresses electrical stress on the peripheral components and prevents any capacitive operation in the LLC stage from occurring.

After the LLC stage starts switching operation, a voltage to be applied on the VCC pin is the rectified auxiliary winding voltage,  $V_{DL}$ , as shown in [Figure](#page-15-1) 9-7. After the power startup sequence ends, the startup circuit turns off automatically to eliminate the power dissipation by itself.

 $t<sub>START</sub>$  is a period of time until the PFC stage starts operating (see [Figure](#page-15-2) 9-8), and is determined by the capacitance of C8. The approximate startup time,  $t_{START}$ , can be calculated by Equatio[n \(2\)](#page-15-3) below: The capacitance of C8 must be set to  $\geq$  47 µF.

$$
t_{START} = C8 \times \frac{V_{CC(ON)} - V_{CC(INT)}}{I_{CC} - I_{CC(OFF)}}
$$
 (2)

Where:

 $t_{\text{START}}$  is the startup time of the IC (s),

 $V_{\text{CC(NT)}}$  is the initial VCC pin voltage (V),

I<sub>CC</sub> is the startup current  $(-11.0 \text{ mA})$ , and  $I_{CC(OFF)}$  is the circuit current in non-operation [\(1.0](#page-4-3) mA).

The winding turns of the auxiliary winding, D, should be adjusted so that the VCC pin voltage falls within the range defined by Equation [\(3\),](#page-15-4) in accordance with the power supply specifications giving the variation range of input and output voltages. The reference voltage across an auxiliary winding is about 17 V.

 $V_{\text{CC}(BIAS)}(\text{max.}) < V_{\text{CC}} < V_{\text{CC}(OVP)}(\text{min.})$ 

<span id="page-15-4"></span>
$$
\Rightarrow 10.6 \text{ V} < \text{V}_{\text{CC}} < 30.0 \text{ V} \tag{3}
$$

Once the power supply stops, the PFC output voltage,  $V_{PFC(OUT)}$ , decreases. Along with the decrease in  $V_{PFC(OUT)}$ , the FB\_PFC pin voltage also decreases. When the FB\_PFC pin voltage falls below  $V_{LLC(OFF)} = 1.350 V$  $V_{LLC(OFF)} = 1.350 V$  $V_{LLC(OFF)} = 1.350 V$ , the VGH and VGL pins stop oscillating. Note that the bias assist function (Section [9.4\)](#page-16-0) is disabled at this point. Accordingly, when the VCC pin voltage decreases to  $V_{\text{CC(OFF)}} = 8.7 \text{ V}$  $V_{\text{CC(OFF)}} = 8.7 \text{ V}$  $V_{\text{CC(OFF)}} = 8.7 \text{ V}$  or less, the IC stops its operations, including the VG pin oscillation.



<span id="page-15-1"></span>Figure 9-7. ST and VCC Pins and Their Peripheral **Circuit** 

<span id="page-15-3"></span>

<span id="page-15-2"></span>Figure 9-8. Operational Waveforms at Startup



<span id="page-16-3"></span>Figure 9-9. LLC Soft Start Operation

# <span id="page-16-0"></span>**9.4. Bias Assist Function**

The IC has the bias assist function to suppress a voltage drop in the VCC pin voltage. When the VCC pin voltage decreases to  $V_{CC(BIAS)} = 9.8$  $V_{CC(BIAS)} = 9.8$  V, even during normal operation, the bias assist function is activated. When the bias assist function is activated, the startup current,  $I_{\text{CC}} = -11.0 \text{ mA}$ , is supplied to the VCC pin through the startup circuit. As a result, the VCC pin voltage drop can be suppressed.

#### <span id="page-16-1"></span>**9.5. X-capacitor Discharge Function**

In general, a line filter is inserted in the input side of a switching power supply, as illustrated in [Figure 9-10.](#page-16-4)



<span id="page-16-4"></span>Figure 9-10. Typical Line Filter Circuit

As per IEC 62368-1 safety requirements, the voltage across the capacitor of line filter (i.e., X-capacitor,  $C_X$ ) of  $\geq$ 0.3 μF must be decreased to 60 V or less within 2 seconds after AC input voltage cutoff. Therefore, the discharge resistor,  $R_{DIS}$ , is connected in parallel with  $C_X$ , as a common approach to meet the requirements. While the AC input voltage is applied,  $R_{DIS}$  constantly consumes power. However, the IC implements the X-capacitor discharge function to remove such commonly used R<sub>DIS</sub>, thus enhancing its circuit efficiency. Power dissipation in  $R_{DIS}$ ,  $P_{RDIS}$ , can be obtained by Equation [\(4\),](#page-16-5) below:

<span id="page-16-5"></span>
$$
P_{RDIS} = \frac{V_{AC(RMS)}^2}{R_{DIS}}\tag{4}
$$

Let  $V_{AC(RMS)}$  be the effective value of the AC input voltage.

Hence, if the combined resistance of  $R_{DIS} = 1 M\Omega$  and the AC input voltage =  $265$  V, P<sub>RDIS</sub> becomes about 70 mW.

By determining whether the input voltage is AC or DC, the IC enables the X capacitor discharge function (AC input mode) when the input voltage is AC and disables it (DC input mode) when the input voltage is DC.

The IC determines whether the input voltage is AC or DC by counting how many times the rising edge of the signal input to the VSEN pin exceeds the reference voltage of 0.65 V inside the IC (internal AC determination signal) during the determination period. The determination period is the period during which the VCC pin voltage rises from  $V_{CC(BIAS)}$  to  $V_{CC(ON)}$  during IC startup. The determination period depends on the capacitance of the capacitor, C8, connected to the VCC pin. C8 must be set so that the full-wave rectified signal is input three times or more during the determination period (i.e. the determination period is 30 ms or more when the AC input is 50 Hz).

#### <span id="page-16-2"></span>**9.5.1. AC Input Mode**

As shown in [Figure 9-11,](#page-16-6) if the internal AC determination signal during the determination period is 2 counts or more, the input voltage is determined to be AC. When the VCC pin voltage exceeds  $V_{CC(ON)}$ , the Xcapacitor discharge function is enabled (AC input mode).

[Figure](#page-17-2) 9-12 illustrates the ST pin and its peripheral circuit, whereas [Figure](#page-17-3) 9-13 depicts operational waveforms at X-capacitor discharge.



<span id="page-16-6"></span>Figure 9-11. AC Input Voltage

When a supply input voltage is applied at startup, the VSEN pin voltage increases to the on threshold voltage,  $V_{SEN(ON)} = 0.900$  $V_{SEN(ON)} = 0.900$  V or more, and the IC starts operating. From the half-wave rectified voltage yielded immediately after the operation start (as i[n Figure](#page-17-3) 9-13), the IC detects the AC input voltage whichever threshold the VSEN pin voltage reaches,  $V_{\text{SEN(OFF)}1} = 0.750$  V or  $V_{\text{SEN(AC)}1} = 2.025$ V. By this means, the X-capacitor discharge function supports a wide range of input specifications such as universal input standards.

After an AC input voltage cutoff, the VSEN pin voltage becomes almost constant and the two thresholds, VSEN(OFF)1 and VSEN(AC)1, are no longer detectable. When the VSEN Pin Delay Time,  $t_{DLY(VSEN)} = 52$  ms or longer, elapses after the IC stops detecting these thresholds, Xcapacitor is discharged with a constant current,  $I_{ST}$  = 15.0 mA. The internal threshold voltages are automatically shifted according to which of the VSEN pin threshold voltages has been detected:  $V_{SEN(OFF)2} = 0.600 V$  $V_{SEN(OFF)2} = 0.600 V$  $V_{SEN(OFF)2} = 0.600 V$ when  $V_{SEN(OFF)1}$ , and  $V_{SEN(AC)2} = 1.800$  V when  $V_{SEN(AC)1}$ . This is how the IC ensures its stable detection of AC input voltages.



<span id="page-17-2"></span>Figure 9-12. ST and VSEN Pins and Their Peripheral **Circuit** 



<span id="page-17-3"></span>Figure 9-13. Operational Waveform at X-capacitor Discharge

# <span id="page-17-0"></span>**9.5.2. DC Input Mode**

As shown in [Figure](#page-17-4) 9-14, if the internal AC determination signal during the determination period is less than 2 counts, the input voltage is determined to be DC. When the VCC pin voltage exceeds  $V_{CC(ON)}$ , the X-



Figure 9-14. DC Input Voltage

### <span id="page-17-4"></span><span id="page-17-1"></span>**9.6. Input Voltage Protection**

The input voltage protection includes two protections: the high-voltage protection (HVP) for higher supply input voltages, and the undervoltage protection (UVP) for lower supply input voltages. These protections suppress the component overheating and thermal damage caused by overcurrent or overvoltage. The VSEN pin is used for detecting AC input voltages. According to the levels that the VSEN pin voltage reaches, the IC turns on and off the PFC stage (the VG pin) and the LLC stage (the VGH and VGL pins) switching operation. Sections [9.6.1](#page-18-0) and [9.6.2](#page-18-1) describe the two functions, HVP and UVP, respectively. [Figure](#page-17-5) 9-15 illustrates the VSEN pin and its peripheral circuit, whereas Figure 9-16 depicts operational waveforms during the AC input voltage protection.



<span id="page-17-5"></span>Figure 9-15. VSEN Pin and Its Peripheral Circuit



Figure 9-16. Waveforms during Input Voltage Protection

If an input resistance or a forward voltage of a rectifier diode is not factored into, the equation below determines a reference effective value of the AC input voltage at which the HVP or UVP is activated:

$$
V_{AC(OP)} = \frac{1}{\sqrt{2}} \times V_{SEN(TH)} \times \left(1 + \frac{R2}{R3}\right) \tag{5}
$$

Where:

 $V_{AC(OP)}$  is the effective value of AC input voltage at which the HVP or UVP operates, and

<span id="page-18-3"></span> $V_{\text{SEN}(TH)}$  is the VSEN pin threshold voltage (see [Table](#page-18-3) 9-1).

| Parameter                                | Symbol          | Value (Typ.) |
|------------------------------------------|-----------------|--------------|
| <b>VSEN Pin HVP</b><br>Threshold Voltage | $V_{SEN(HVP)}$  | 4.20 V       |
| <b>VSEN Pin UVP</b><br>Release Voltage 1 | $V_{SEN(OFF)1}$ | 0.750V       |
| <b>VSEN Pin UVP</b><br>Threshold Voltage | $V_{SEN(ON)}$   | 0.900 V      |

Table 9-1. VSEN Pin Threshold Voltages

R2 is set at high resistance such that high voltage is applied on it. Therefore, the following must be taken into account in actual designing: select a resistor designed to stand against electromigration; configure R2 with some serial resistors to reduce each applied voltage.

The reference resistance of R2 is about 10 M $\Omega$ . The reference capacitance of C6, the noise filter capacitor shown in [Figure](#page-17-5) 9-15, is 1 nF to 10 nF. R2, R3, and C6 should be selected based on operation performance in an actual application.

### <span id="page-18-0"></span>**9.6.1. Input High-voltage Protection**

As [Figure](#page-17-5) 9-15 shows, the input voltage,  $V_{IN(AC)}$ , divided by the detection resistors is applied to the VSEN pin for the input voltage protection. When the VSEN pin voltage, V<sub>VSEN</sub>, increases along with an input voltage rise from its steady-state level and reaches the VSEN pin HVP threshold voltage,  $V_{\text{SEN(HVP)}} = 4.20$  $V_{\text{SEN(HVP)}} = 4.20$  V or more, the highvoltage protection (HVP) is activated. Then, the LLC stage switching operation stops. The VCC pin voltage then decreases with a stop of switching operation. When  $VCC \leq V_{CC(P,OFF)}$ , the IC releases the HVP operation and restarts. When the VCC pin voltage is increased by startup current and reaches  $V_{CC(ON)}$  after the HVP release, the control circuit resumes operating. In this way, the intermittent operation by the VCC\_UVLO is repeated during the HVP operation.

<span id="page-18-1"></span>When  $V_{VSEN} \leq V_{SEN(HVP)}$  after the input voltage lowers, the IC returns to its normal operation.

#### **9.6.2. Input Undervoltage Protection**

When an input voltage falls below its steady-state level, the VSEN pin voltage, V<sub>VSEN</sub>, decreases to the off threshold,  $V_{SEN(OFF)1} = 0.750$  $V_{SEN(OFF)1} = 0.750$  V or less. And when this condition persists for the VSEN Pin Delay Time,  $t_{DLY(VSEN)} = 52$  ms or longer, even with the IC being in an operation state (i.e.,  $V_{CC(OFF)} \leq VCC$ ), the LLC stage switching operation stops. The VCC pin voltage then decreases with a stop of switching operation. When VCC  $\leq$  V<sub>CC(OFF)</sub>, the IC stops operating. When VCC  $\geq$  V<sub>CC(ON)</sub> and  $V_{VSEN} \geq V_{SEN(ON)}$  of [0.900](#page-4-7) V after the input voltage rises, the IC returns to its normal operation.

### <span id="page-18-2"></span>**9.7. VCC Pin Overvoltage Protection**

When the voltage between the VCC and GND pins increases to  $V_{CC(OVP)} = 32.0$  $V_{CC(OVP)} = 32.0$  V or more, the VCC pin overvoltage protection (VCC\_OVP) is activated. Then, the LLC stage (the VGH and VGL pins) stops its switching operation. During the VCC\_OVP operation, the circuit current decreases to  $I_{CC(P)} = 1.6$  $I_{CC(P)} = 1.6$  mA, and the bias assist function is disabled. The VCC pin voltage then decreases. When  $VCC \leq V_{CC(P.OFF)}$ , the IC releases the VCC\_OVP operation. When the VCC pin voltage is increased by startup current and reaches  $V_{CC(ON)}$  after the VCC\_OVP release, the control circuit resumes operating. In this way, the intermittent operation by the VCC\_UVLO is repeated during the VCC\_OVP operation.

When the VCC pin voltage is supplied through the auxiliary winding of the transformer, the VCC pin voltage is proportional to the output voltage. As a result, the VCC pin can detect a secondary-side overvoltage condition caused by abnormality (e.g., when an output voltage detection circuit is open). The approximate value of the secondary-side output voltage,  $V_{\text{OUT(OVP)}}$ , at the VCC\_OVP activation can be calculated by Equation [\(6\)](#page-19-3)

below.

$$
V_{\text{OUT(OVP)}} = \frac{V_{\text{OUT(NRM)}}}{V_{\text{CC(NRM)}}} \times 32.0 \text{ (V)}
$$
 (6)

Where:

VOUT(NRM) is the secondary-side output voltage in normal operation, and

<span id="page-19-0"></span> $V_{\text{CC(NRM)}}$  is the VCC pin voltage in normal operation.

# **9.8. PFC Constant Voltage Control and Critical Conduction Mode Control**

The SSC4S913 employs the critical conduction mode (CRM) control for the PFC stage. When detecting a state that the current through the boost winding,  $P_{P_1}$  of T1 becomes zero during Q1 turn-off, the IC turns on the power MOSFET  $(01)$ . The auxiliary winding,  $D_P$ , of T1 and ZCD pin detect zero-current signals. The FB\_PFC pin is used for controlling the PFC output voltage,  $V_{\text{OUT(PFC)}},$  to be constant. In this control, a value of Q1 ontime is suitably determined according to the load range applied.

# <span id="page-19-1"></span>**9.8.1. PFC Constant Voltage and On-time Controls**

[Figure](#page-19-4) 9-17 is an internal block diagram describing the FB PFC and COMP pins and their peripheral circuit.

The VG pin on-time is controlled as follows. The internal error amplifier ("Error Amp." In [Figure](#page-19-4) 9-17) connected to the FB\_PFC pin compares the FB\_PFC pin input voltage to the FB\_PFC Pin Feedback Reference Voltage,  $V_{REF~PFC} = 2.500$ . The output voltage of the error amplifier is averaged and phase-compensated by C11 and R11 connected to the COMP pin. The waveforms of the COMP pin voltage,  $V_{\text{COMP}}$ , and the ramp voltage,  $V_{\text{OSC}}$ , are then compared to determine an on-time of the VG pin. Through C11 set to respond to a low frequency of  $\leq 20$  Hz, the on-times are regulated to be almost constant within the cycles of commercial AC input voltages [\(Figure](#page-19-5) 9-18).

The on-times vary depending on load ranges. C11 and R11 can also be used for adjusting a response speed at load variation. C11 is about 1  $\mu$ F; R11 is about 68 kΩ. When C11 has a very large capacitance, unstable operations such as an output voltage drop may occur due to a slower response at dynamic variation. Therefore, be sure to adjust setting values based on the operational performance checked with an actual board. C12 for averaging output ripples is about 1  $\mu$ F. When C12 has a very small capacitance, the IC may become more prone to unstable operations due to output ripples.

<span id="page-19-3"></span>

<span id="page-19-4"></span>



<span id="page-19-5"></span>Figure 9-18. Operational Waveforms

# <span id="page-19-2"></span>**9.8.2. Critical Conduction Mode (CRM) and Off-time Control**

An off-time ends at the timing when the IC detects that the current through the boost winding,  $P_{P}$ , of T1 becomes zero. The zero current detection proceeds as follows. A zero-current signal detected by R10 and C10, which are connected to the auxiliary winding,  $D_{P}$ , is input to the ZCD pin. The winding,  $P_{P_2}$  and winding,  $D_{P_2}$  of transformer, T1, have the polarities shown i[n Figure 9-19.](#page-20-0)

When the VG pin voltage becomes low and Q1 turns off, the positive voltage of auxiliary winding,  $D_{P}$ , is applied on the ZCD pin as shown in [Figure](#page-20-1) 9-20. After Q1 turns off, VG pin voltage maintains low while the ZCD pin voltage is above  $V_{ZCD(H)} = 1.40$  $V_{ZCD(H)} = 1.40$  V. The ZCD pin voltage then decreases to  $V_{ZCD(L)} = 0.70$  $V_{ZCD(L)} = 0.70$  V or less. And this condition indicates that the current through L1 has become zero, thus the IC turns on Q1 by turning the VG pin voltage high after a lapse of  $t_{DLY(ZCD)} = 70$  $t_{DLY(ZCD)} = 70$  ns or longer. When the current through the boost winding,  $P_P$ , becomes

zero after the Q1 turn-off, the waveform of the drain-tosource voltage, V<sub>DS</sub>, of Q1 starts free oscillation at the frequency based on the inductance,  $L_P$ , of  $P_P$ , the output capacitance, C<sub>OSS</sub>, of Q1, and the parasitic capacitance. The bottom point of  $V_{DS}$  is the half cycle of the free oscillation and can be calculated by the Equation [\(7\)](#page-20-2) below.

<span id="page-20-2"></span>
$$
t_{HFP} \approx \pi \sqrt{L_P \times C_V} \ (s) \tag{7}
$$

Where:

 $t_{\text{HFP}}$  is the half cycle of free oscillation (s),

 $L_P$  is the inductance of boost winding,  $P_P(H)$ , and

 $C_V$  is the combined capacitance  $(F)$  of output capacitance of power MOSFET, C<sub>OSS</sub>, and parasitic capacitance.

Equation [\(8\)](#page-20-3) defines DOFF, the off duty of a CRMdriven boost converter, where  $V_{AC}(t)$  is the AC input voltage at a point in time. As expressed by the equation below,  $D_{\text{OFF}}$  has a proportional relationship to input voltages.

$$
D_{OFF}(t) = \frac{V_{AC}(t)}{V_{OUT(PFC)}}
$$
\n(8)

As explained above, the IC detects zero current with the ZCD pin voltage and controls the turn-on timing of Q1. This determines the Q1 off-time and  $I_{LPEAK}$ , the peak current of the inductance current  $(I<sub>L</sub>)$ , is formed into a sinusoidal waveform as seen in [Figure](#page-19-5) 9-18. Smoothing ripple currents by a low pass filter in the input side can yield the input currents whose waveforms are similar to the sinusoidal AC input voltage waveform. This results in a circuit with a high power factor. To calculate the inductance, set the minimum operating frequency higher than the audible frequency of 20 kHz.



<span id="page-20-0"></span>Figure 9-19. PFC Circuit



<span id="page-20-1"></span>Figure 9-20. CRM Operation vs. Bottom-on Operation

<span id="page-20-3"></span>Set the value of the current-limiting resistor R10 so that the input/output current of the ZCD pin does not exceed the absolute maximum ratings. The recommended value of ZCD pin current is 3 mA or less. For the resistance of R10, choose the values that satisfy both Equation[s \(9\)](#page-20-4) and [\(10\).](#page-20-5)

#### **1) Limitation by ZCD pin source current (at power MOSFET turn-on)**

<span id="page-20-4"></span>
$$
R10 > \frac{\sqrt{2} \times V_{\text{ACRMS(MAX)}} \times \frac{N_D}{N_P}}{3 \times 10^{-3} (A)} \quad (\Omega)
$$
 (9)

Where:

VACRMS(MAX) is the maximum effective value of the AC input voltage (V),

 $N_P$  is the number of turns of boost winding,  $P_P$ , (turns), and

 $N_D$  is the number of turns of auxiliary winding,  $D_P$ , (turns).

#### **2) Limitation by ZCD pin sink current (at power MOSFET turn-off)**

<span id="page-20-5"></span>
$$
R1 > \frac{V_{\text{OUT}} \times \frac{N_{\text{D}}}{N_{\text{P}}}}{3 \times 10^{-3} (\text{A})} \quad (\Omega) \tag{10}
$$

Where:

 $V<sub>OUT</sub>$  is the output voltage  $(V)$ ,

 $N_P$  is the number of turns of boost winding,  $P_P$ , (turns), and

 $N_D$  is the number of turns of auxiliary winding,  $D_P$ , (turns).

Adjust the bottom-on timing with C10 and R1 as shown in [Figure](#page-21-6) 9-21.

Be sure to adjust the peripheral constants of the ZCD pin based on the operational performance, including EMI noise levels, checked with an actual board.



<span id="page-21-6"></span>Figure 9-21.  $V_{DS}$  Turn-on Timing

# <span id="page-21-0"></span>**9.9. PFC Maximum Oscillation Frequency Limitation Function**

In the CRM-driven PFC stage, an oscillation frequency of the power MOSFET (Q1) varies in a single cycle of the sine wave of AC input voltage signals. The oscillation frequency becomes the lowest at the peak of a sine wave but becomes higher as it gets close to the bottom of the sine wave. Besides, when a load decreases, the overall oscillation frequency increases.

To suppress an increase in switching loss, the IC has the maximum oscillation frequency limitation function that limits the maximum frequency to  $f_{MAX} = 300$  $f_{MAX} = 300$  kHz.

### <span id="page-21-1"></span>**9.10. PFC Maximum On-time**

For a reduction in audible noises induced by a transient-state transformer, the maximum on-time of the power MOSFET (Q1) in the PFC stage is limited to  $t_{MAX~PFC} = 18.3 \mu s.$  $t_{MAX~PFC} = 18.3 \mu s.$  $t_{MAX~PFC} = 18.3 \mu s.$ 

#### <span id="page-21-2"></span>**9.11. PFC Overcurrent Protection**

[Figure](#page-21-7) 9-22 shows the CS pin and its peripheral circuit. The IC has the PFC overcurrent protection (PFC\_OCP). For overcurrent detection, the inductor current at power MOSFET (Q1) turn-on,  $I_{L(ON)}$ , is detected by the current detection resistor, R5. The voltage across R5,  $V_{RCS}$ , is then input to the CS pin. The CR filter consisting of R9 and C9 is connected to the CS pin.

The PFC\_OCP includes two types that are activated at different current levels.

#### <span id="page-21-3"></span>**9.11.1. PFC Overcurrent Protection 1**

When the voltage across  $R5$ ,  $V_{RCS}$ , increases to  $V_{CS(OC1)} = 0.50$  $V_{CS(OC1)} = 0.50$  V or more, the output of the VG pin is turned off on a pulse-by-pulse basis, resulting in the reduction of the drain current of Q1. As a result, the increase in the drain current of Q1 is suppressed.

### <span id="page-21-4"></span>**9.11.2. PFC Overcurrent Protection 2**

The PFC overcurrent protection 2 (PFC\_OCP2) is the overcurrent protection that works when instantaneous large currents flow such as a short circuit of the boost diode, D4. When the CS pin voltage increases to  $V_{CS(OC2)} = 1.50$  $V_{CS(OC2)} = 1.50$  V or more due to an instantaneous large current, the PFC\_OCP2 gets activated and puts the VG pin output into a latched low state. When the FB\_PFC pin voltage decreases to  $V_{LLC(OFF)}$  or less with a drop of the PFC output voltage, the LLC stage operation stops. To release the latched state, decrease the VCC pin voltage to  $V_{\text{CC(OFF)}}$  or less.



<span id="page-21-7"></span>Figure 9-22. CS Pin and Its Peripheral Circuit

#### <span id="page-21-5"></span>**9.12. PFC Output Overvoltage Protection**

The output overvoltage of the PFC stage is protected by the FB\_PFC or OVP pins. Two types of overvoltage protection functions are available: automatic reset type of the FB\_PFC pin, and latch type of the OVP pin. Therefore, activate the overvoltage protection of the FB\_PFC pin normally. If the FB\_PFC pin cannot be used for the overvoltage protection when some abnormality occurs, use the overvoltage protection of the OVP pin.

### ● **PFC Output Overvoltage Protection of FB\_PFC Pin**

When the FB PFC pin voltage reaches  $V_{\text{OVP PFC}}$  (i.e., [1.060](#page-5-10) times higher than  $V_{REF~PFC} = 2.500$  $V_{REF~PFC} = 2.500$  V), the PFC output overvoltage protection (PFC\_OVP) of the FB\_PFC pin is activated. Then, the VG pin output immediately becomes logic low and the switching operation stops. This prevents any increase in the output voltage. When the FB\_PFC pin voltage decreases to

 $V_{\text{OVP PFC}} - V_{\text{OVP PFC(HYS)}}$  after the PFC\_OVP activation, the VG pin resumes switching operation.

#### ● **PFC Output Overvoltage Protection of OVP Pin**

When the OVP pin voltage reaches  $V_{OVP~PFC2} = 2.70 V$  $V_{OVP~PFC2} = 2.70 V$  $V_{OVP~PFC2} = 2.70 V$ or more, the PFC output overvoltage protection (PFC\_OVP) of the OVP pin is activated. Then, the VG pin output immediately becomes logic low and the switching operation stops with the latched state. To release the output overvoltage protection, cut off the AC input voltage, and then decrease the VCC pin voltage to  $V_{CC(P.OFF)}$  or less.

#### <span id="page-22-0"></span>**9.13. FB\_PFC Pin Undervoltage Protection**

The FB\_PFC pin undervoltage protection (FB\_PFC\_UVP) is activated when the FB\_PFC pin voltage drops by abnormal feedback loops. Abnormal feedback loops include the following states: R12 to R15 opened, R16 shorted, the FB\_PFC pin opened. When the FB PFC pin voltage decreases to VUVP PFC = [300](#page-5-11) mV or less due to one or more of the abnormal feedback loops above, the VG pin output immediately becomes logic low and the PFC stage switching operation stops. This prevents any increase in  $V_{\text{OUT(PFC)}}$ . When the FB\_PFC pin voltage increases to  $V_{UVP PFC} + V_{UVP(HYS) PFC}$  after the causes of the abnormal feedback loop are eliminated, the VG pin resumes switching operation.

#### <span id="page-22-1"></span>**9.14. Restart Circuit**

This IC operates by self-oscillation. The VG pin offtime is determined by detecting the zero-current signal at the ZCD pin. When the VG pin off-time is maintained for  $t_{RS} = 220$  $t_{RS} = 220$  μs or more, the restart circuit gets activated and turns on the VG pin. The VG pin on-time is  $t_{ON(RS)} = 1.70$  $t_{ON(RS)} = 1.70$ μs in the restart operation. At startup or light load, the IC operates in the intermittent oscillation that repeats oscillation and stop. In intermittent oscillation, the restart circuit operates for stable switching operation.

### <span id="page-22-2"></span>**9.15. LLC Constant Voltage Control**

[Figure](#page-22-3) 9-23 shows a peripheral circuit of the FB\_LLC and RC pins.

The capacitor, C15, and the optocoupler, PC1, should be connected to the FB\_LLC pin. The feedback current depending on load ranges is sunk from the FB\_LLC pin by the optocoupler. The FB\_LLC pin voltage,  $V_{FB\_LLC}$ , is regulated through this control technique.

In light load operation,  $V_{FB \ LLC}$  decreases due to an increase in the current sunk by the optocoupler from the FB LLC pin, resulting in a shorter on-time and a higher operating frequency. In heavy load operation, conversely,  $V_{FB-LLC}$  increases. And this results in a longer on-time and a lower operating frequency. By regulating oscillation frequencies in this manner, the IC can stabilize an output voltage (controlled in an inductance area).

When the peak value of  $V_{RC}$  increases to  $V_{RC\_OCP1} = 1.87$  $V_{RC\_OCP1} = 1.87$  V or more along with a rise in  $V_{FB\_LLC}$ during heavy load operation, the LLC overcurrent protection (LLC\_OCP) is activated to limit the currents through the LLC stage on a pulse-by-pulse basis. For more details on the LLC\_OCP function, see Section [9.21.](#page-27-1)

C15 value is about 1  $\mu$ F to 10  $\mu$ F. Care must be taken in setting the value of C15 because it affects the maximum output power.

The secondary-side error amplifier should be designed so that collector current passing through the optocoupler PC1 is higher than 195  $\mu$ A, i.e., higher than the absolute maximum source current of the FB\_LLC pin. In particular, the current transfer ratio, CTR, of the optocoupler must take its performance decline over time into account in actual designing. The resistor R18 and capacitor C14 are used for phase compensation. R18 is about 2.2 kΩ; C14 is 0.1  $\mu$ F. Be sure to confirm the actual operation in the application, and adjust the values.



<span id="page-22-3"></span>Figure 9-23. FB\_LLC and RC Pins and Their Peripheral Circuit

# <span id="page-23-0"></span>**9.16. Standby Function**

The IC has the standby function that improves efficiency in light load operation. The IC can be shifted to standby operation with an external signal. The standby operation is interlocked between the LLC and PFC stages. For more details, see Section [9.16.2.](#page-23-2)

# <span id="page-23-1"></span>**9.16.1. Shifting with External Signal**

To switch standby and normal operations on an external signal basis, connect an on/off circuit to the MC pin as shown i[n Figure 9-24.](#page-23-4)

When the standby signal input pin in the secondary side becomes logic low, the optocoupler PC2 is turned off. This setting allows the IC to shift into the standby operation when the MC pin voltage decreases to  $V_{MC(ON)} = 0.20$  $V_{MC(ON)} = 0.20$  V (min.) or less. With the standby signal input pin being held at logic high, the IC returns from the standby operation to its normal operation when  $V_{\text{MC(OFF)}} = 1.20$  $V_{\text{MC(OFF)}} = 1.20$  V (max.) or more, or  $V_{\text{FB LLC}} > 1.50$  V (typ.) (internal reference voltage).



<span id="page-23-4"></span>Figure 9-24. Standby Signal Input Circuit

#### <span id="page-23-2"></span>**9.16.2. Standby Operation**

[Figure 9-25](#page-23-5) shows operational waveforms during the standby operation. Decrease in the MC pin voltage allows the IC to shift into the standby operation when  $V_{MC}$  <  $V_{MC(ON)}$  of [0.55](#page-5-14) V. During standby operation, both the PFC and LLC stages operate with burst oscillation for switching loss reduction.

In addition, the LLC stage prevents drain currents from varying steeply in burst oscillation by monitoring the FB LLC pin voltage. This is the soft turn-on/off function which controls the switching frequencies of the VGH and VGL pins and thus suppresses audible noises produced by transformers used. The period of the LLC burst oscillation is internally controlled. When the LLC stage shifts to the burst oscillation, the IC controls the output

voltage of the PFC stage based on the value of the FB\_PFC pin voltage. When the FB\_PFC pin voltage decreases to about 90% of the reference voltage,  $V_{REF~PFC}$ , the PFC stage (i.e., the VG pin) stops oscillating. When the FB\_PFC pin voltage decreases further and reaches about 89% of  $V_{REF~PFC}$ , the VG pin resumes oscillating. In this way, the PFC stage performs the burst oscillation by detecting a variation in the FB\_PFC pin voltage.



<span id="page-23-5"></span>Figure 9-25. Operational Waveforms in Standby Operation

The LLC protection of the IC is also activated during the non-oscillating period during burst oscillation.

When burst oscillation stops in the condition of capacitive operation or overcurrent and non-oscillating period exceeds  $\geq 80$  ms (min.), the restart circuit (see Section [9.14\)](#page-22-1) is activated. When the restart circuit operates during standby operation, check if there is capacitive mode operation occurring or if the overcurrent protection is activated due to switching noise.

# <span id="page-23-3"></span>**9.17. LLC Automatic Dead Time Adjustment Function**

A dead time is a period of time when both of the highand low-side power MOSFETs (i.e., Q2 and Q3) in the LLC stage turn off. When the dead time is shorter than a voltage resonant period as in [Figure 9-26,](#page-24-1) the power MOSFETs turn on or off during the voltage resonant period. In such case, switching loss increases due to hard switching by the power MOSFETs. To prevent such hard switching, the IC has the automatic dead time adjustment function that the IC detects voltage resonant periods and automatically controls the zero voltage switching (ZVS) operations of Q2 and Q3. Even though voltage resonant periods differ according to the power supply specifications (input voltage, output power, etc.), the IC requires no dead time adjustment based on individual power supply specifications because of this function.



<span id="page-24-1"></span>Figure 9-26. Waveforms When ZVS Failure Occurs

As shown in [Figure](#page-24-2) 9-27, a dead time period is determined by the dv/dt period that is defined by the rising and falling voltage waveforms of  $V_{DS(L)}$ , the drainto-source voltage of the low-side power MOSFET. The dv/dt period is detected by the VS pin. The ZVS operations of the high- and low-side power MOSFETs are automatically controlled based on this detection system. Note that the automatic dead time adjustment function operates within the period ranging from  $t_{\text{d(MIN)}} = 0.24$  $t_{\text{d(MIN)}} = 0.24$  µs to  $t_{d(MAX)} = 1.65$  $t_{d(MAX)} = 1.65$  µs.



<span id="page-24-2"></span>Figure 9-27. VS Pin and Dead Time Period

Also, actual operations must be checked to ensure that power MOSFETs operate with the zero current switching (ZCS) under the following conditions (i.e., check if a period in which drain current flows through a body diode exists for about 600 ns, as in [Figure](#page-24-3) 9-28):

– When an output power is minimum in a maximum input voltage specification

– When an output power is maximum in a minimum input voltage specification



<span id="page-24-3"></span>Figure 9-28. Point to Be Checked in ZCS

# <span id="page-24-0"></span>**9.18. LLC Capacitive Mode Detection Function**

The current resonant power supply must operate in the inductive area shown in [Figure](#page-24-4) 9-29. In the capacitive area, the power supply enters capacitive mode. To prevent such operation, it is generally required to set a minimum oscillation frequency higher than  $f_0$  defined for each power supply specification. The IC has the capacitive mode detection function that constantly maintains its frequency higher than  $f_0$ , thereby requiring no setting of minimum oscillation frequencies. Accordingly, enhanced design-friendliness will be added to your application. In addition, using resonant frequency of near  $f_0$  increases the transformer use efficiency.

The RC pin detects a resonant current to determine if a capacitive operation has occurred. When the capacitive mode is maintained for 100 ms or longer, the LLC switching operation stops. During the LLC\_OLP operation, the intermittent operation by the VCC\_UVLO is repeated (see Section [9.21\)](#page-27-1). As shown in [Figure](#page-25-1) 9-31 and [Figure](#page-25-2) 9-32, the threshold voltage for the capacitive mode detection changes according to the load ranges:  $V_{\text{RC1}} = \pm 0.10$  V or  $V_{\text{RC2}} = \pm 0.30$  V. The capacitive mode detection function is described further below. In the following descriptions,  $Q_{(H)}$  represents the high-side power MOSFET, whereas  $Q_{(L)}$  represents the low-side power MOSFET.



<span id="page-24-4"></span>Figure 9-29. Operating Area of Resonant Power Supply

#### ● **Q(H) Turn-on Period**

[Figure](#page-25-3) 9-30 illustrates the RC pin waveform in the inductive area[; Figure](#page-25-1) 9-31 and [Figure](#page-25-2) 9-32 illustrate the RC pin waveforms in the capacitive area. In the inductive area, the RC pin voltage does not cross over the positive threshold voltage from high to low during the  $Q_{(H)}$  turnon period (see [Figure](#page-25-3) 9-30). Conversely, in the capacitive area, the RC pin voltage crosses over the positive threshold voltage from high to low. At this point, a capacitive mode operation is detected. Then,  $Q_{(H)}$  is turned off, whereas  $Q_{(L)}$  is turned on (see [Figure](#page-25-1) 9-31, [Figure](#page-25-2) 9-32).

#### ● **Q(L) Turn-on Period**

Contrary to the  $Q_{(H)}$  case, in the capacitive area, the RC pin voltage crosses over the threshold,  $-V_{RC1}$  or  $-V_{RC2}$ , from low to high during the  $Q_{(L)}$  turn-on period. At this point, a capacitive mode operation is detected. Then,  $Q_{(L)}$ is turned off, whereas  $Q_{(H)}$  is turned on. Based on the capacitive mode detection on a pulse-by-pulse basis, the IC prevents any capacitive operation by synchronizing the LLC operating frequency with the capacitive mode frequency.

C17 and R20 must be set so that the absolute value of the RC pin voltage is higher than  $|V_{RC2}| = 0.30$  $|V_{RC2}| = 0.30$  V and is maintained within its absolute maximum rating of  $\pm$ 5.5 V. In addition to the peripheral component settings required for the LLC\_OCP function (Section [9.21\)](#page-27-1), the following operations prone to be capacitive mode must be taken into account when you set these components: startup, supply input voltage turn-off, output shorted, and dynamic load effect on a power system.



<span id="page-25-3"></span>Figure 9-30. RC Pin Voltage Waveform in Inductive Area



<span id="page-25-1"></span>Figure 9-31. High-side Capacitive Mode Detection (in Light Load)



<span id="page-25-2"></span>Figure 9-32. High-side Capacitive Mode Detection (in Heavy Load)

#### <span id="page-25-0"></span>**9.19. LLC Reset Detection Function**

In a condition where the LLC feedback control remains inactive (e.g., during power startup), unbalanced circulating currents for resonant operation control will be incurred. This unbalanced circulating current can cause a hard switching operation that increases the stress of the power MOSFET. The unbalanced circulating current occurs when the LLC power MOSFET turns on at a negative current with the circulating current being not reset during an on-time. The circulating current is a current that flows through the primary side for carrying out a resonant operation. To prevent the hard switching operation, the IC has the reset detection function.

[Figure](#page-26-0) 9-34 represents a high-side operation and the drain current waveforms at each case; normal resonant operation and reset failure. The reset detection function prevents hard-switching operations by extending an ontime until the absolute value of the RC pin voltage increases to  $|V_{\text{RC1}}| = 0.10$  $|V_{\text{RC1}}| = 0.10$  V or more. If the on-time is extended longer than the maximum Rest Time,  $t_{RST(MAX)} = 5$  $t_{RST(MAX)} = 5$  µs, the on-time immediately ends and the power MOSFET turns off (see [Figure 9-33\)](#page-25-4).



<span id="page-25-4"></span>Figure 9-33. Typical Reset Detection during High-side Turn-on Period

![](_page_26_Figure_1.jpeg)

<span id="page-26-0"></span>Figure 9-34. High-side Operation and Drain Current Waveforms at Normal Resonant Operation and Reset Failure

# <span id="page-27-0"></span>**9.20. LLC High-side Driver Undervoltage Lockout**

The SSC4S913 incorporates the high-side driver undervoltage lockout (VB\_UVLO) between the VB and VS pins. When the voltage between the VB and VS pins (i.e., "VB–VS voltage") increases to  $V_{\text{BUV(ON)}} = 6.8 \text{ V}$  $V_{\text{BUV(ON)}} = 6.8 \text{ V}$  $V_{\text{BUV(ON)}} = 6.8 \text{ V}$  or more, the internal high-side driver starts operating. When the VB–VS voltage decreases to  $V_{\text{BIIV(OFF)}} = 6.4$  $V_{\text{BIIV(OFF)}} = 6.4$  V or less. the internal high-side driver stops operating. The VB UVLO circuit protects the IC when the bootstrap circuit capacitor, C21, is shorted.

# <span id="page-27-1"></span>**9.21. LLC Overcurrent Protection, LLC Overload Protection**

The LLC overcurrent protection (LLC\_OCP) detects the peak drain current of the power MOSFET on a pulseby-pulse basis, and limits the output power. The value of the shunt capacitor, C17, shown in [Figure](#page-27-6) 9-35, is set to be considerably smaller than that of the current resonant capacitor, C19. Thus, the loss of detection resistor R20 is minimized because the detection current which is shunted from the primary-side winding is low. And this allows R20 to be smaller in size. There is no simplified method to obtain an accurate value of resonant current with parameters such as input and output conditions of the power supply. Therefore, R20 and C17 must be adjusted based on the operational performance checked with an actual board.

![](_page_27_Figure_5.jpeg)

<span id="page-27-6"></span>Figure 9-35. RC Pin and Its Peripheral Circuit

Here are reference constants for R20, C17, R19, and C16 and their adjustment methods:

#### ● **R20, C17**

R20 is about  $100 \Omega$ ; C17 is 0.1 nF to 0.33 nF (i.e., about 1% of a C19). The detection voltage across R20 is also used for the capacitive mode detection described in Section [9.18.](#page-24-0) Therefore, R20 and C17 require adjustments for using in both the overcurrent detection

and capacitive mode detection.

#### ● **R19, C16**

These are used for reducing high-frequency noises. R19 is  $100 \Omega$  to  $470 \Omega$ ; C16 is 0.1 nF to 1 nF.

<span id="page-27-2"></span>The LLC\_OCP includes two types that are activated at different current levels.

#### **9.21.1. LLC Overcurrent Protection 1**

When the current through the LLC power MOSFET increases and the absolute value of the RC pin voltage rises above  $|V_{RC\_OCP1}| = 1.87$  $|V_{RC\_OCP1}| = 1.87$  V, the LLC overcurrent protection 1 (LLC\_OCP1) is activated. Then, the IC increases the LLC switching frequency to suppress the output power.

#### <span id="page-27-3"></span>**9.21.2. LLC Overcurrent Protection 2**

The LLC overcurrent protection 2 (LLC\_OCP2) protects the LLC power MOSFET from having large currents. When the absolute value of the RC pin voltage rises above  $|V_{RC\_OCP2}| = 2.76$  $|V_{RC\_OCP2}| = 2.76$  V, the LLC\_OCP2 is activated to immediately invert the on/off states of the power MOSFETs. At the same time, the switching frequency is promptly increased for suppressing the output power. When the output power decreases and the RC pin voltage decreases to  $|V_{RCOCP2}|$  or less, the IC shifts into the LLC\_OCP1 operation.

### <span id="page-27-4"></span>**9.21.3. LLC Overload Protection**

When the LLC OCP1 condition persists for the LLC OLP Delay Time,  $t_{DLY(OLP)} = 100$  $t_{DLY(OLP)} = 100$  ms or longer, the LLC overload protection (LLC\_OLP) is activated. During the LLC\_OLP operation, the LLC stage (the VGL and VGL pins) stops its switching operation. After the switching operation stops, the VCC pin voltage decreases. When the VCC pin voltage decreases to  $V_{CC(P,OFF)}$  or less, the IC releases the PFC\_OLP operation and restarts. When the VCC pin voltage is increased by startup current and reaches  $V_{CC(ON)}$  after the VCC\_OVP release, the control circuit resumes operating. In this way, the intermittent operation by the VCC\_UVLO is repeated during the LLC\_OLP operation. When the causes of the overload condition are eliminated, the IC automatically returns to normal operation.

# <span id="page-27-5"></span>**9.22. Thermal Shutdown**

When the control circuit temperature reaches  $T_{J(TSD)} = 140$  $T_{J(TSD)} = 140$  °C (min.), the thermal shutdown (TSD) is activated. Then, the PFC stage (the VGP pin) and the LLC stage (the VGH and VGL pins) stop their switching <span id="page-28-0"></span>operations. To release the TSD, cut off the AC input voltage, and then decrease the VCC pin voltage to  $V_{CC(P.OFF)}$  or less.

#### <span id="page-28-1"></span>**10. Design Notes**

#### **10.1. PFC Inductor Design**

Inductor  $T1$  consists of a boost winding  $P_P$  and auxiliary winding  $D_P$ . The winding  $P_P$  is used for boosting the voltage and winding  $D_P$  is used for off-timing detection.

The calculation methods of winding  $P_P$  and winding  $D_P$ are as shown below. Since the following calculating formulas are approximated, the peak current and the frequency of operational waveforms may be different from the setting value at calculating. Eventually, the inductance value should be adjusted in actual operation.

<span id="page-28-2"></span>Apply proper design margin to temperature rise by core loss and copper loss.

#### **10.1.1. Boost winding, P<sup>P</sup>**

Inductance  $L_P$  of PFC in CRM mode is calculated as follows:

# **1) Output Voltage, VOUT(PFC)**

The output voltage  $V_{\text{OUT(PFC)}}$  of boost-converter should be set higher than peak value of input voltage as following equation:

$$
V_{\text{OUT(PFC)}} \ge \sqrt{2} \times V_{\text{ACRMS(MAX)}} \times V_{\text{DIF}} \text{ (V)} \tag{11}
$$

where

VACRMS(MAX): Maximum AC input voltage rms value  $(V)$ 

 $V_{\text{DIF}}$ : Boost voltage (about 10V) (V)

#### **2) Operational Frequency, fSW(SET)**

Determine  $f_{SW(SET)}$  that is minimum operational frequency at the peak of the AC line waveform. The frequency becomes higher with lowering the input voltage. The frequency at the peak of the AC line waveform,  $f_{SW(SET)}$  should be set more than the audible frequency (20 kHz).

#### **3)Inductance, L<sup>P</sup>**

Substituting both minimum and maximum of AC input voltage to VACRMS, choose a smaller one as L<sub>P</sub> value. L<sub>P</sub> is calculated as follows:

<span id="page-28-4"></span>
$$
L_{P} = \frac{\eta \times V_{ACRMS}^{2} \times (V_{OUT} - \sqrt{2} \times V_{ACRMS})}{2 \times P_{OUT(PFC)} \times f_{SW(SET)} \times V_{OUT(PFC)}} \text{ (H)} \quad (12)
$$

where

VACRMS: Maximum or minimum AC input voltage rms value (V)

POUT(PFC): Output Power (W)

f<sub>SW(SET)</sub>: Minimum operational frequency at the peak of the AC line waveform (kHz)

(The operational frequency becomes lowest at the peak of the AC line waveform.  $f_{SW(SET)}$  should be set above frequency of 20 kHz.)

η: Efficiency of PFC

(In general, the range of η is 0.90 to 0.97, depending on on-resistance of power MOSFET  $R_{DS(ON)}$  and forward voltage drop of rectifier diode  $V_F$ .)

#### **4)Inductor peak current, ILP**

 $I_{LP}$  is peak current at the minimum of AC input voltage waveform.  $I_{LP}$  calculated as follows:

<span id="page-28-5"></span>
$$
I_{LP} = \frac{2\sqrt{2} \times P_{OUT(PFC)}}{\eta \times V_{ACKMS(MIN)}} \tag{13}
$$

where,

POUT(PFC): Output power (W)

 $V_{ACRMS(MIN)}$ : Minimum AC input voltage rms value (V) η : Efficiency of PFC (About 0.90 to 0.97)

#### **5) Maximum On-time, tMAX\_PFC**

 $to_{MMAX}$  op is calculated by Equation [\(14\)](#page-28-3) with results of Equation [\(12\)](#page-28-4) and Equation [\(13\).](#page-28-5)  $t_{ON(MAX)}$  op is the maximum on time of the peak voltage of the minimum AC input voltage.

<span id="page-28-3"></span>
$$
t_{ON(MAX)\_OP} = \frac{L_P \times I_P}{\sqrt{2} \times V_{ACRMS(MIN)}} \quad (s) \tag{14}
$$

where,

 $L_P$ : Inductance value of the result of Equation [\(12\)](#page-28-4)  $V_{ACRMS(MIN)}$ : Minimum AC input voltage rms value (V)

The maximum on-time,  $t_{MAX~PFC}$ , is fixed at [18.3](#page-5-7)  $\mu$ s inside the IC. Be sure to set the inductance value to be  $t$ ON(MAX)\_OP  $<$   $t$ <sub>MAX</sub> PFC.

# <span id="page-29-0"></span>**10.1.2. Auxiliary Winding, D<sup>P</sup>**

[Figure](#page-29-9) 10-1 shows the polarity of boost winding  $P_P$  and auxiliary winding  $D_P$ . Given the number of windings of each winding as  $N_P$  and  $N_D$ , the turn ratio  $N_D/N_P$  is set satisfying following conditions.

The condition of  $N_D/N_P$  making ZCD pin voltage above  $V_{ZCD(H)} = 1.40$  $V_{ZCD(H)} = 1.40$  V after power MOSFET turns off is expressed as follows:

$$
\frac{N_D}{N_P} > \frac{V_{ZCD(H)}}{V_{OUT(PFC)} - \sqrt{2} \times V_{ACKMS(MAX)}}
$$
(15)

where

 $N_P$ : The number of turns of boost winding  $P_P$  (turns)  $N_D$ : The number of turns of auxiliary winding  $D_P$  (turns)  $V<sub>OUT</sub>: Output voltage (V)$ 

VACRMS(MAX): Maximum AC input voltage rms value (turns)

![](_page_29_Figure_8.jpeg)

<span id="page-29-9"></span>Figure 10-1. ZCD Peripheral Circuit

# <span id="page-29-2"></span><span id="page-29-1"></span>**10.2. External Components**

# **10.2.1. Resonant Transformer**

The resonant power supply uses the leakage inductance of a transformer. Therefore, to reduce influences from eddy current and skin effect, use a bundle of fine litz wires as the wire of the transformer.

### <span id="page-29-3"></span>**10.2.2. Inductor in PFC Stage**

<span id="page-29-4"></span>Apply proper design margin to temperature rise or magnetic saturation due to copper loss and iron loss.

# **10.2.3. Power MOSFET**

Use a power MOSFET with a breakdown voltage,  $V_{\text{DSS}}$ , providing enough margin to the PFC output voltage,  $V_{\text{OUT(PFC)}}$ . Choose a proper size of heatsink that takes switching and on-resistance losses due to power

<span id="page-29-5"></span>MOSFETs into account.

# **10.2.4. PFC Boost Diode (D4)**

Choose a boost diode with a peak reverse voltage,  $V_{\text{RSM}}$ , allowing enough margin to the PFC output voltage, VOUT(PFC). A fast recovery diode with a short reverse recovery time,  $t_{rr}$ , is recommended to reduce noise and loss due to switching. Choose a proper size of heatsink that takes losses caused by forward voltage,  $V_F$ , and recovery current into considerations.

### <span id="page-29-6"></span>**10.2.5. Output Capacitor (C4, C51)**

Apply proper design margin to ripple current, ripple voltage, and temperature rise. A low-ESR capacitor is recommended to reduce ripple voltage, in terms of designing switch-mode power supplies.

#### <span id="page-29-7"></span>**10.2.6. Current-resonant Capacitor (C19)**

Because large resonant current flows through C19, it should be a capacitor that supports high-current applications with small losses such as a polypropylene film capacitor. High-frequency current flows through C19; therefore, capacitor-specific frequency characteristics must also be taken into account.

### <span id="page-29-8"></span>**10.3. PCB Pattern Layout**

The switching power supply circuit includes high frequency and high voltage current paths that affect the IC operation, noise interference, and power dissipation. Therefore, PCB trace layouts and component placements play an important role in circuit designing. Highfrequency and high-voltage current loops (see [Figure](#page-29-10) [10-2\)](#page-29-10) should be as small and wide as possible in order to maintain a low-impedance state. In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced.

![](_page_29_Figure_26.jpeg)

<span id="page-29-10"></span>Figure 10-2. High-frequency Current Loop

[Figure](#page-30-0) 10-3 is a peripheral circuit example of the IC. The following considerations should be taken into account in designing pattern layouts for your application.

#### 1) Main Circuit Trace Layout

The AGND and LGND pins must be connected on a PCB with a minimal length of traces.

Traces of the PFC and LLC circuits, where switching currents pass through, should be as wide and looped small as possible.

The LGND pin is the main circuit ground of the LLC circuit. The LGND pin should be separated from control ground traces, and connected to the root of the output capacitor, C4, at a single point. In addition, for the power MOSFET drive circuit of the LLC circuit, the root of the LGND pin and the ground side of the VCC pin capacitor should be separately connected.

#### 2) Logic Ground Trace Layout

If a large current flows through a logic ground, electric potential across the logic ground may vary and thus cause the IC to malfunction. Ground traces should be as wide and short as possible.

Logic ground traces should be designed as close as possible to the AGND pin, at a single-point ground (or star ground) that is separated from the main circuit. Do not connect the LGND pin to these traces. Traces of the ground (i.e., the capacitors of the AGND pin and the ground of VCC pin capacitor) should be separately connected at a single-point ground whose connection is

configured to the root of the output capacitor C4 in the PFC stage.

#### 3) Peripheral Connections to VCC Pin

Traces connected to the VCC pin should be looped small as possible because the pin supplies power to the IC. If the IC and the electrolytic capacitor C7 are distant from each other, connect the film capacitor C7 (about  $0.1 \mu$ F to  $1.0 \,\mu\text{F}$ ) between the VCC and AGND pins with a minimal length of traces.

#### 4) Peripheral Connections to VB Pin

The components of the bootstrap circuit connected between the VCC and VB pins (D7, R21) should be placed as close as possible to the IC. The capacitor, C21, connected between the VB and VS pins should also be placed with a minimal length of traces.

#### 5)Components for Logic Control System

These components should be placed close to the IC, and be connected to the corresponding pin of the IC with a minimal length of traces.

#### 6) Secondary-side Rectifier Smoothing Circuit

This is the secondary-side main circuit in which switching current flows, should be wide and looped small as possible.

![](_page_30_Figure_18.jpeg)

<span id="page-30-0"></span>Figure 10-3. Example Connections to IC and Its Peripheral Circuits

# **Important Notes**

- <span id="page-31-0"></span>● All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).