# **Off-line PWM Controller with Integrated Power MOSFET STR6S161HXD Data Sheet**



# <span id="page-0-0"></span>**Description**

# **Package**

The STR6S161HXD is a power IC for switching power supplies, incorporating a power MOSFET and a current mode PWM control IC.

To enhance efficiency in all load ranges, the IC automatically shifts its operation to the green mode or burst oscillation mode, depending on the load.

Its enhanced protection functionality allows a more cost-effective power supply system with fewer external components.

### **Features**

- Pb-free (RoHS Compliant)
- Improved Circuit Efficiency (Secondary-side Rectifier Diodes with Lower  $V_{RM}$  and  $V_F$  Characteristics by Step Drive Control)
- Current Mode PWM Control
- AC Input Voltage Protection Functions: - AC Input High-voltage Protection (HVP) - Brown-in/Brown-out Function
- Input Power at No Load,  $P_{IN}: < 40$  mW
- Load-based Auto-shifting Operation Modes
- Normal Load: Fixed Switching Frequency Mode, 100 kHz (Typ.)
- Middle to Light Load: Green Mode, 25 kHz (Typ.) to 100 kHz (Typ.)
- Light Load: Burst Oscillation Mode
- Random Switching Function
- Slope Compensation Function (for Subharmonic Oscillation Suppression)
- Leading Edge Blanking Function (LEB)
- Bias Assist Function
- Protections Include:
	- Overcurrent Protection (OCP): Pulse-by-Pulse, Two Different OCPs, with Input Compensation Function
	- Overload Protection (OLP) with Timer: Auto-restart
	- Overvoltage Protection (OVP): Auto-restart
	- Thermal Shutdown (TSD): Auto-restart

# **Typical Application**

SOIC16



Not to scale

# **Specifications**

- $V_{DSS} = 700$  V (Min.)
- $R_{DS(ON)} = 3.95 \Omega$  (Max.)
- fosc $(xv) = 100$  kHz
- Output Power,  $P_{OUT}$ \*



\* Refers to actual continuous output power measured at 50 °C ambient; the output power can be up to  $120-140\%$  of  $P<sub>OUT</sub>$  but may be limited by core size, duty cycle, or thermal design.

# **Applications**

- Large Home Appliance
- Office Automation Equipment
- Audiovisual Equipment
- Industrial Equipment
- Other SMPSs (Switching Mode Power Supplies)



# **Contents**

<span id="page-1-0"></span>

# <span id="page-2-0"></span>**1. Absolute Maximum Ratings**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current  $(−)$ .

| Parameter                                                               | Symbol                  | Conditions                                          | Pins    | Rating            | Unit            |
|-------------------------------------------------------------------------|-------------------------|-----------------------------------------------------|---------|-------------------|-----------------|
| Peak Drain Current <sup>(1)</sup>                                       | $I_{\rm DPEAK}$         | Single pulse                                        | $1 - 5$ | 2.5               | A               |
| Maximum Switching Current <sup>(2)</sup>                                | I <sub>DMAX</sub>       | $T_A = -40$ °C to<br>125 °C                         | $1 - 5$ | 2.5               | A               |
| Avalanche Energy <sup>(3)(4)</sup>                                      | $E_{AS}$                | $I_{LPEAK} = 1.78 A$                                | $1 - 5$ | 36                | mJ              |
| S/OCP Pin Voltage                                                       | V <sub>S/OCP</sub>      |                                                     | $5 - 7$ | $-2$ to 6         | V               |
| <b>BR</b> Pin Voltage                                                   | $V_{\rm BR}$            |                                                     | $6 - 7$ | $-0.3$ to 7.5     | V               |
| <b>BR Pin Sink Current</b>                                              | $I_{BR}$                |                                                     | $6 - 7$ | 1.0               | mA              |
| FB/OLP Pin Voltage                                                      | $V_{FB}$                | $I_{FB} \leq 1$ mA                                  | $8-7$   | $-0.3$ to 14      | V               |
| FB/OLP Pin Sink Current                                                 | $I_{FB}$                |                                                     | $8 - 7$ | 1.0               | mA              |
| VCC Pin Voltage                                                         | $V_{CC}$                |                                                     | $9 - 7$ | $-0.3$ to 32      | V               |
| D/ST Pin Voltage                                                        | $V_{D/ST}$              |                                                     | $1 - 7$ | $-1$ to $V_{DSS}$ | V               |
| Power MOSFET Allowable Power<br>Dissipation <sup><math>(5)</math></sup> | $P_{D1}$                | When mounted on<br>a PCB of 15 mm<br>$\times$ 15 mm | $1 - 5$ | 1.25              | W               |
| <b>Control Part Allowable Power</b><br>Dissipation                      | $P_{D2}$                |                                                     | $9 - 7$ | 1.1               | W               |
| <b>Operating Ambient Temperature</b>                                    | Top                     |                                                     |         | $-40$ to 125      | $\rm ^{\circ}C$ |
| <b>Storage Temperature</b>                                              | <b>T</b> <sub>STG</sub> |                                                     |         | $-40$ to 125      | $\rm ^{\circ}C$ |
| Junction Temperature                                                    | $T_{J}$                 |                                                     |         | 150               | $\rm ^{\circ}C$ |

Unless specifically noted,  $T_A = 25^{\circ}C$ , all the D/ST pins are shorted on a PCB.

 $(1)$  See Section [5.1.](#page-6-1)

- $(3)$  See [Figure](#page-5-1) 4-2.
- <sup>(4)</sup> Single pulse,  $V_{DD} = 99$  V,  $L = 20$  mH

 $(5)$  See [Figure](#page-5-2) 4-3.

<sup>&</sup>lt;sup>(2)</sup> Refers to a drain current determined by the gate-driving voltage of the IC and the gate-to-source threshold voltage of the power MOSFET,  $V_{GS(TH)}$ .

# <span id="page-3-0"></span>**2. Electrical Characteristics**

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); and current coming out of the IC (sourcing) is negative current  $(-)$ .

<span id="page-3-13"></span><span id="page-3-12"></span><span id="page-3-10"></span><span id="page-3-8"></span><span id="page-3-6"></span><span id="page-3-5"></span><span id="page-3-3"></span><span id="page-3-2"></span><span id="page-3-1"></span>



<span id="page-3-17"></span><span id="page-3-16"></span><span id="page-3-15"></span><span id="page-3-14"></span><span id="page-3-11"></span><span id="page-3-9"></span><span id="page-3-7"></span><span id="page-3-4"></span><sup>(1)</sup> Always in the condition of  $V_{CC(BIAS)} > V_{CC(OFF)}$ .

<sup>(2)</sup> In the condition of  $V_{BR(HVP)} > V_{BR(HVPR)}$ .

# <span id="page-4-5"></span><span id="page-4-3"></span>**STR6S161HXD**

<span id="page-4-8"></span><span id="page-4-7"></span><span id="page-4-6"></span><span id="page-4-4"></span><span id="page-4-2"></span><span id="page-4-1"></span>

<span id="page-4-0"></span>(3) Refers to the junction temperature of the control stage chip inside the IC.

# **3. Mechanical Characteristics**



### <span id="page-5-0"></span>**4. Derating Curves**



<span id="page-5-3"></span>Figure 4-1. SOA Temperature Derating Factor Curve



<span id="page-5-2"></span>Figure 4-3. Allowable Power Dissipation Temperature Derating Curve



<span id="page-5-1"></span>Figure 4-2. Avalanche Energy Derating Factor Curve

### <span id="page-6-1"></span><span id="page-6-0"></span>**5. Performance Curves**

### **5.1. Power MOSFET SOA Curve**

When using the IC, its safe operating area (SOA) curve should be derated by a temperature derating factor, according to [Figure](#page-5-3) 4-1.

The dashed line in the SOA curve below represents a drain current limited by on-resistance. Unless specifically noted,  $T_A = 25 \degree C$ , single pulse.



Drain-to-Source Voltage,  $V_{DSS}$  (V)

Figure 5-1. Power MOSFET SOA Curve

<span id="page-7-0"></span>



Figure 5-2. Junction-to-Case Transient Thermal Resistance

# <span id="page-8-0"></span>**6. Block Diagram**



# <span id="page-8-1"></span>**7. Pin Configuration Definitions**





### <span id="page-9-0"></span>**8. Typical Application**

To enhance heat dissipation effects, the D/ST pins (Pins 1, 2, 13 to 16) should have traces as wide as possible on a PCB. If your power supply specifications may cause the D/ST pin to have high transient surge voltages, add one or more of the following snubber circuits: a capacitor-resistor-diode (CRD) clamp circuit close to the primary-side main winding P; a capacitor (C) or resistor-capacitor (RC) damper circuit between the D/ST and S/OCP pins.



Figure 8-1. Typical Application

# **STR6S161HXD**

# <span id="page-10-0"></span>**9. Physical Dimensions**

 $\bullet$  SOIC16



NOTES:

- Dimension in millimeters
- Dimensions do not include mold burrs.
- Pb-free (RoHS compliant)
- MSL 1 (Moisture Sensitivity Level 1)
- When soldering the products, it is required to minimize the working time within the following limits: Flow: 260 °C / 10 s, 1 time

Reflow

 Preheat: 150 °C to 200 °C / 60 s to 120 s Solder heating: 255 °C / 30s, 3 times (260 °C peak) Soldering iron:  $350 °C / 3.5 s$ , 1 time

# <span id="page-11-0"></span>**10. Marking Diagram**



### <span id="page-12-0"></span>**11. Operational Descriptions**

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum.

Current polarities are defined as follows: current going into the IC (sinking) is positive current  $(+)$ ; current coming out of the IC (sourcing) is negative current  $(-)$ .

### <span id="page-12-1"></span>**11.1. Startup Operation**

[Figure](#page-12-3) 11-1 illustrates the VCC pin and its peripheral circuit, whereas [Figure](#page-12-4) 11-2 depicts operational waveforms at startup.

The IC incorporates its own startup circuit, which is connected to the D/ST pin. When the D/ST pin voltage reaches the Minimum Startup Voltage,  $V_{ST(ON)} = 47$  $V_{ST(ON)} = 47$  V, the startup circuit starts to operate.

During the startup operation, the Startup Current,  $I_{CC(ST)} = -2.50$  mA, which becomes constant inside the IC, charges C2 connected to the VCC pin. When the VCC pin voltage increases to the Operation Start Voltage,  $V_{CC(ON)} = 15.0$  $V_{CC(ON)} = 15.0$  V, the control circuit starts to operate.

 $t<sub>STATE</sub>$  is a period of time until the control circuit starts to operate (see [Figure](#page-12-4) 11-2) and is determined by the capacitance of C2. The approximate startup time,  $t<sub>START</sub>$ , can be calculated by Equation [\(1\)](#page-12-5) below:

$$
t_{START} = C2 \times \frac{V_{CC(ON)} - V_{CC(INT)}}{|I_{CC(ST)}|},
$$
 (1)

Where:

 $t_{\text{START}}$  is the startup time of the IC (s), and  $V_{CC(INT)}$  is the initial VCC pin voltage (V).

When the BR pin voltage is less than  $V_{BR(IN)} = 1.11$  $V_{BR(IN)} = 1.11$  V, the bias assist function is disabled (see Section [11.3\)](#page-13-0). Thus, the VCC pin voltage repeats fluctuating between  $V_{\text{CC(ON)}}$  and  $V_{\text{CC(OFF)}}$ , as shown in [Figure](#page-12-4) 11-2. When the BR pin voltage increases to  $V_{BR(IN)}$  or more after that, the IC starts to oscillate. After the IC starts oscillating, a voltage to be applied to the VCC pin is the rectified auxiliary winding voltage,  $V_D$ , as shown in [Figure 11-1.](#page-12-3) When the power startup sequence ends, the startup circuit automatically turns off to eliminate the power dissipation by itself.

The winding turns of the auxiliary winding D should be adjusted so that the VCC pin voltage falls within the range defined by Equation [\(2\),](#page-12-6) in accordance with the power supply specifications giving the variation range of input and output voltages. The reference voltage across the auxiliary winding is about 18 V.

 $V_{\text{CC(BIAS)}}(\text{max.}) < V_{\text{CC}} < V_{\text{CC(OVP)}}(\text{min.})$ ,

that is,

$$
10.5 (V) < V_{CC} < 27.0 (V). \tag{2}
$$

<span id="page-12-6"></span> $(2)$ 



<span id="page-12-3"></span>Figure 11-1. VCC Pin Peripheral Circuit

<span id="page-12-5"></span>

<span id="page-12-4"></span>Figure 11-2. Operational Waveforms at Startup

### <span id="page-12-2"></span>**11.2. Undervoltage Lockout (UVLO)**

[Figure](#page-13-2) 11-3 shows the relation between the VCC pin voltage and the circuit current,  $I_{CC}$ . When the VCC pin voltage decreases to  $V_{CC(OFF)} = 8.5$  $V_{CC(OFF)} = 8.5$  V after the control circuit activation, the undervoltage lockout (UVLO) circuit stops the control circuit operation. The control circuit is then put back into the state before startup.



<span id="page-13-2"></span>Figure 11-3. VCC Pin Voltage vs. Circuit Current,  $I_{CC}$ 

### <span id="page-13-0"></span>**11.3. Bias Assist Function**

When the VCC pin voltage decreases to  $V_{\text{CC(OFF)}} = 8.5 \text{ V}$  $V_{\text{CC(OFF)}} = 8.5 \text{ V}$  $V_{\text{CC(OFF)}} = 8.5 \text{ V}$  at startup, the control circuit stops operating, thus resulting in a startup failure. The bias assist function prevents startup failures. The bias assist function starts to operate when the following two conditions are met: when the FB/OLP pin voltage decreases to the Oscillation Stop FB/OLP Pin Voltage,  $V_{FB(OFF)} = 1.77$  $V_{FB(OFF)} = 1.77$  V or less; when the VCC pin voltage decreases to the Startup Current Bias Threshold Voltage,  $V_{\text{CC(BIAS)}} = 9.6 \text{ V}.$  $V_{\text{CC(BIAS)}} = 9.6 \text{ V}.$  $V_{\text{CC(BIAS)}} = 9.6 \text{ V}.$ 

During the bias assist function operation, the startup circuit supplies startup current so that the VCC pin voltage can be near-constant at V<sub>CC(BIAS)</sub>. Accordingly, the VCC pin voltage is held above  $V_{CC(OFF)}$ .

Since startup failures are prevented by the bias assist function, the capacitor C2 connected to the VCC pin requires a smaller capacitance. As a result, a startup time of the IC and a response time of the overvoltage protection (OVP) can be shortened.

The following explains how the bias assist function operates at power startup. For assured startup failure prevention, the startup constants must be adjusted based on the operation performance checked with an actual board.

[Figure](#page-13-3) 11-4 shows an example waveform of the VCC pin voltage at power startup.

When the VCC pin voltage increases to  $V_{CC(ON)} = 15.0$  $V_{CC(ON)} = 15.0$  V at startup, the IC starts to operate. Then, the VCC pin voltage decreases due to an increase in the circuit current. At the same time, the auxiliary winding voltage,  $V_D$ , increases in proportion to a rise in the output voltage. The VCC pin voltage consists of these well-balanced voltages.

If the output load is light at startup, the output voltage may increase to the target voltage or more due to a delayed response of the feedback control circuit. In this case, the feedback control circuit decreases the FB/OLP pin voltage to V<sub>FB(OFF)</sub> or less. This causes the IC to stop oscillating and the VCC pin voltage to decrease. When the VCC pin voltage decreases to  $V_{CC(BIAS)}$  under this condition, the bias assist function starts to prevent a

possible startup failure.



<span id="page-13-3"></span>Figure 11-4. VCC Pin Voltage at Startup

### <span id="page-13-1"></span>**11.4. Soft Start Function**

Figure 11-5 shows the operational waveforms of the VCC pin voltage and drain current at startup. The IC activates the soft start function at power startup.



Figure 11-5. Operational Waveforms at Startup

A soft start operation period is internally fixed to approximately 8.75 ms. During this period, an overcurrent threshold increases in 7 steps. This stepwise increase reduces voltage and current stresses on the power MOSFET and a secondary-side rectifier diode.

During the soft start operation, the leading edge blanking function (see Section [0\)](#page-14-1) is disabled. This may cause the power MOSFET to have an on-time of  $t_{BW} = 330$  $t_{BW} = 330$  ns or less.

After the soft start operation, the power MOSFET drain current,  $I<sub>D</sub>$ , is limited by the overcurrent protection (OCP) until the output voltage reaches the target voltage. This period is defined as t<sub>LIM</sub>.

When  $t_{LM}$  is the OLP Delay Time,  $t_{OLP}$ , or longer, the IC enables the overload protection (OLP) to limit the output power.

For that reason, a capacitance of the output

electrolytic capacitor and a winding turns ratio of the transformer auxiliary winding D must be adjusted so that  $t_{\text{LIM}}$  is less than  $t_{\text{OLP}} = 55$  $t_{\text{OLP}} = 55$  ms (min.) during the startup operation.

#### <span id="page-14-0"></span>**11.5. Constant Output Voltage Control**

For the constant voltage control of output voltages, the IC uses a current mode control (peak current mode control), which excels in transient response and stability.

The IC has the internal FB comparator, which compares the voltage across the current detection resistor  $R_{OCP}$  (V<sub>ROCP</sub>) and the target voltage (V<sub>SC</sub>) to control a peak value of  $V_{\text{ROCP}}$  to be approximated to  $V_{SC.}$ 

The target voltage, Vsc, is a reference voltage generated by applying slope compensation to the FB/OLP pin voltage input to the feedback control block (see Section [6\)](#page-8-0), as shown in Figure 11-6 and Figure 11-7.



Figure 11-6. FB/OLP Pin Peripheral Circuit



Drain Current,  $_{\rm I_D}$ 

Figure 11-7. Drain Current, I<sub>D</sub>, and FB Comparator in Normal Operation

In light-load operation, the feedback current flowing through the secondary-side error amplifier increases along with a rise in the output voltage. The feedback current is sunk from the FB/OLP pin via the optocoupler PC1, thus lowering the FB/OLP pin voltage. As a result, the target voltage,  $V_{SC}$ , decreases. The IC controls the peak value of  $V_{\text{ROCP}}$  to decrease along with this  $V_{\text{SC}}$  drop. Since the constant voltage control reduces the peak value of the drain current, a rise in the output voltage can be suppressed.

Contrary to the light-load operation, the FB comparator target voltage,  $V_{SC}$ , increases in heavy-load operation. This raises the peak value of the drain current, thus preventing a decrease in the output voltage.

When the PWM peak current mode control operates in continuous conduction mode (CCM), triangular waveforms of the drain current become trapezoidal. As shown in [Figure](#page-14-2) 11-8, this CCM operation causes subharmonic oscillation because the on-time varies due to the initial value of the drain current even if the peak drain current is constant, which is determined by a control amount (i.e., the target voltage,  $V_{SC}$ ).

Subharmonic oscillation is a phenomenon in which an on-time varies at integral multiples of a switching frequency.

To prevent this phenomenon, the IC has the slope compensation function that suppresses subharmonic oscillation by applying a downslope compensation signal (which decreases the peak drain current as the duty cycle increases) to the FB/OLP pin voltage signal.

Subharmonic oscillation may occur if the power supply is in a transient state (e.g., during a startup or load short). However, this does not cause operational problems for the IC.



<span id="page-14-2"></span><span id="page-14-1"></span>Figure 11-8. Drain Current Waveform in Subharmonic Oscillation

### <span id="page-15-0"></span>**11.6. Leading Edge Blanking Function**

The IC controls the output voltage to be constant with a peak current mode control.

In the peak current mode control, the power MOSFET can be turned off because the FB comparator or the OCP circuit responds to a steep surge current occurred at power MOSFET turn-on. As a prevention against such operation, the IC has the Leading Edge Blanking Time  $(t_{BW} = 330 \text{ ns})$  $(t_{BW} = 330 \text{ ns})$  $(t_{BW} = 330 \text{ ns})$ , which starts immediately after power MOSFET turn-on. During  $t_{BW}$ , the IC controls the OCP circuit so that it does not respond to any drain current surge at power MOSFET turn-on by setting its threshold voltage to  $V_{OCP(LEB)} = 1.69$  $V_{OCP(LEB)} = 1.69$  V, which is higher than that of normal operation (see Sectio[n 11.11\)](#page-18-0).

#### <span id="page-15-1"></span>**11.7. Random Switching Function**

The IC has the random switching function to reduce mains terminal disturbance voltage (conduction noise). The random switching function superposes a frequency variation on the PWM Average Oscillation Frequency,  $f_{\rm OSC(AVG)}$ , so that the IC randomly modulates its switching frequency in normal operation by producing a slight variation in  $f_{OSC(AVG)}$ . Accordingly, the IC minimizes the mains terminal disturbance voltage less than that of a product without this function and thus simplifies a noise filter for the input line of a power supply.

#### <span id="page-15-2"></span>**11.8. Step Drive Control**

[Figure](#page-15-4) 11-9 shows a flyback control circuit. A surge voltage is generated across the secondary-side rectifier diode D51 at power MOSFET turn-on. Therefore, the surge voltage must be taken into account when you select a breakdown voltage  $(V_{RM})$  of D51.

The IC optimally controls the drive capability for the gate of the internal power MOSFET depending on the load condition (i.e., a step drive control), thus reducing the surge voltage across D51 at power MOSFET turn-on (see [Figure](#page-15-5) 11-10). This step drive control allows the IC to use  $D51$  with  $V_{RM}$  lower than conventional MOSFETs; as a result, cost-reduced and lower- $V_F$  D51 can bring higher circuit efficiency.



Figure 11-9. Flyback Control Circuit

<span id="page-15-4"></span>

<span id="page-15-5"></span>Figure 11-10. Waveforms of  $I_D$  and  $V_{D51}$ 

#### <span id="page-15-3"></span>**11.9. Operation Modes**

As [Figure](#page-16-3) 11-11 shows, the IC automatically shifts into the following operation modes when the power MOSFET drain current lowers due to a decrease in the output power: the fixed switching frequency mode [\(100](#page-3-10) kHz), the green mode [\(25](#page-3-11) kHz to [100](#page-3-10) kHz), and the burst oscillation mode. The IC brings higher efficiency by reducing switching losses: the green mode decreases the number of switching times, whereas the burst oscillation mode stops switching operations for a certain period.

When the load becomes lighter, the FB/OLP pin voltage decreases. The IC enters the green mode when the FB/OLP pin voltage decreases to the Frequency Decrease Start FB/OLP Pin Voltage,  $V_{FB(FDS)} = 3.60$  $V_{FB(FDS)} = 3.60$  V or less. Then, the frequency continues decreasing until the FB/OLP pin voltage reaches the Frequency Decrease Stop FB/OLP Pin Voltage,  $V_{FB(FDE)} = 3.10$  $V_{FB(FDE)} = 3.10$  V. During this frequency decrease, the minimum oscillation frequency is  $f_{\text{OSC(MIN)}} = 25$  $f_{\text{OSC(MIN)}} = 25$  kHz.

When the FB/OLP pin voltage further decreases and reaches the standby operation point, the IC enters the burst oscillation mode. As shown in [Figure](#page-16-4) 11-12, the burst oscillation mode includes oscillating and non-oscillating periods.

In the burst oscillation mode, the IC performs

### **STR6S161HXD**

switching operation at  $f_{OSC(MIN)} = 25$  $f_{OSC(MIN)} = 25$  kHz during an oscillating period.

In general, a burst oscillation frequency is set to several kHz or less to increase efficiency at light load. This low-frequency operation, however, may cause audible noise from the transformer. The IC suppresses such audible noise by regulating the peak drain current to a low level during the burst oscillation mode.

Propagation delay times generally occur in IC operations, such as an overcurrent detection. For this reason, the higher the AC input voltage, the steeper the slope of the drain current,  $I<sub>D</sub>$ . Consequently, the higher the AC input voltage, the higher the peak value of  $I_D$  in a burst oscillation operation. It must be noted that the burst oscillation frequency lowers as the AC input voltage rises.

When the VCC pin voltage decreases to the Startup Current Bias Threshold Voltage,  $V_{CC(BIAS)} = 9.6 V$  $V_{CC(BIAS)} = 9.6 V$  $V_{CC(BIAS)} = 9.6 V$ , during a transition to the burst oscillation mode, the bias assist function is activated to supply the Startup Current,  $I_{CC(ST)}$ , to the VCC pin. This operation suppresses a decrease in the VCC pin voltage and enables a stable standby operation. If the bias assist function is activated in steady-state operations (including the burst oscillation mode), power dissipation increases. Therefore, the VCC pin voltage should be set higher than  $V_{CC(BIAS)}$  by adjusting the turns ratios of the auxiliary winding and the secondary winding or by reducing the value of R2 (see Section [12.1\)](#page-20-2).



<span id="page-16-3"></span>Figure 11-11. Output Power,  $P_0$  (Load) vs. Oscillation Frequency, fosc



<span id="page-16-4"></span>Figure 11-12. Operational Waveform in Burst Oscillation Mode

### <span id="page-16-0"></span>**11.10. AC Input Voltage Protection Functions**

The AC input voltage protection includes two protections: the high-voltage protection (HVP) for higher supply input voltages and the brown-in/ brown-out function for lower supply input voltages. These functions prevent the IC from excessive input current or overheating.

The BR pin is used for detecting AC input voltages. According to the levels that the BR pin voltage reaches, the IC turns on and off switching operations.

Sections [11.10.1](#page-16-1) and [11.10.2](#page-16-2) describe the HVP and brown-in/brown-out functions, respectively.

The IC also has two ways to detect AC input voltages from AC or DC lines (see Sections [11.10.3](#page-17-0) and [11.10.4\)](#page-17-1). Figure 11-13 depicts operational waveforms during the AC input voltage protection.



Figure 11-13. Waveforms during AC Input Voltage Protection

### <span id="page-16-1"></span>**11.10.1. AC Input High-voltage Protection (HVP)**

When the BR pin voltage increases to  $V_{BR(HVP)} = 5.51$  $V_{BR(HVP)} = 5.51$ V or more after an AC input voltage rises from its steady-state level, the high-voltage protection (HVP) is activated. Then, the IC stops the switching operation.

The IC has a hysteresis for the HVP threshold voltage. Because of the AC Input High-voltage Protection (HVP) Release Threshold Voltage,  $V_{BR(HVPR)} = 5.39$  $V_{BR(HVPR)} = 5.39$  V, the IC keeps a stable HVP operation even if the BR pin voltage fluctuates slightly.

When the BR pin voltage decreases to  $V_{BR(HVPR)}$  or less after the AC input voltage lowers, the IC resumes the switching operation.

#### <span id="page-16-2"></span>**11.10.2. Brown-in/Brown-out Function**

When the BR pin voltage decreases to  $V_{BR(OUT)} = 0.85$  $V_{BR(OUT)} = 0.85$  V or less after an AC input voltage lowers from its steady-state level, and remains in this condition for  $t_{OLP} = 75$  $t_{OLP} = 75$  ms even with the IC in operation (i.e.,  $V_{CC(OFF)} \leq V_{CC}$ ), the IC stops the switching operation. When the IC is in operation and the BR pin voltage increases to  $V_{BR(IN)} = 1.11$  $V_{BR(IN)} = 1.11$  V or more after the

AC input voltage rises, the IC resumes the switching operation. Note that this function is disabled during a non-oscillating period of the burst oscillation mode. In the burst oscillation mode, when the BR pin voltage decreases to  $V_{BR(OUT)}$  or less and the sum of oscillating periods is  $t_{OLP} = 75$  $t_{OLP} = 75$  ms or longer, the IC stops the switching operation.

### <span id="page-17-0"></span>**11.10.3. DC Line Detection**

Figure 11-14 shows the BR pin peripheral circuit for DC line detection. There is a ripple voltage with a  $1/2$ cycle of an AC power supply frequency across C1. To detect peak AC ripple voltages at both ends of C1, the time constants of RC and C4 should be shorter than a 1/2 cycle of the AC power supply frequency.

Even if the bottom of the ripple voltage falls below  $V_{BR(OUT)}$  due to load variation, the IC does not stop the switching operation because the ripple cycle is shorter than t<sub>OLP</sub>.

In this way, the DC line detection is less affected by load conditions.



Figure 11-14. Circuit Connections for DC Line Detection

Reference circuit constants are as follows:

- $R_A$ ,  $R_B$ : About 1 M $\Omega$  to 10 M $\Omega$
- These are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; connect resistors in series to reduce each applied voltage.
- R<sub>C</sub>: About 10 kΩ to 150 kΩ
- C4: 470 pF to 2200 pF (for high-frequency noise filtering)

If an input resistance or a forward voltage of a rectifier diode is not factored into, the equation below determines a reference voltage across C1 at which the HVP or brown-in/brown-out function is activated:

$$
V_{DC(OP)} = V_{BR(TH)} \times \left(1 + \frac{R_A + R_B}{R_C}\right).
$$
 (3)

Where:

 $V_{DC(OP)}$  is the voltage across C1 at which the HVP or brown-in/brown-out operation starts, and

<span id="page-17-2"></span> $V_{BR(TH)}$  is the BR pin threshold voltage (see [Table](#page-17-2) [11-1\)](#page-17-2).

Table 11-1. BR Pin Threshold Voltages

| Parameter                                                                     | Symbol             | Value<br>(Typ.) |
|-------------------------------------------------------------------------------|--------------------|-----------------|
| AC Input High-voltage<br>Protection (HVP) Threshold<br>Voltage                | $V_{BR(HVP)}$      | 5.51 V          |
| AC Input High-voltage<br>Protection (HVP) Release<br><b>Threshold Voltage</b> | $\rm V_{BR(HVPR)}$ | 5.39 V          |
| Brown-in Threshold Voltage                                                    | $V_{BR(IN)}$       | 1.11 V          |
| Brown-out Threshold Voltage                                                   | $V_{\rm BR(OUT)}$  | $0.85$ V        |

 $V_{\text{DC(OP)}}$  can be converted to an effective value of the AC input voltage by the equation below:

$$
V_{AC(OP)RMS} = \frac{1}{\sqrt{2}} \times V_{DC(OP)}.
$$
 (4)

The constants of  $R_A$ ,  $R_B$ ,  $R_C$ , and  $C4$  should be adjusted based on the operation performance checked with an actual board.

### <span id="page-17-1"></span>**11.10.4. AC Line Detection**

[Figure](#page-17-3) 11-15 shows the BR pin peripheral circuit for AC line detection. To detect AC input voltages with the BR pin, the time constants of RC and C4 should be longer than the cycle of an AC power supply frequency. This setting makes a response speed of the BR pin slower than that of the DC line detection.

However, the AC line detection is less affected by C1 charging/discharging times and load conditions.



<span id="page-17-3"></span>Figure 11-15. Circuit Connections for AC Line Detection

Reference circuit constants are as follows:

•  $R_A$ ,  $R_B$ : About 1 M $\Omega$  to 10 M $\Omega$ 

STR6S161HXD-DSJ Rev.1.2 **SANKEN ELECTRIC CO., LTD.** 18 Nov. 05, 2024 <https://www.sanken-ele.co.jp/en/> © SANKEN ELECTRIC CO., LTD. 2020

These are set at high resistance such that high voltage is applied on them. Therefore, the following must be taken into account in actual designing: select resistors designed to stand against electromigration; connect resistors in series to reduce each applied voltage.

- R<sub>C</sub>: About 10 kΩ to 150 kΩ
- $\bullet$  C4: 0.22 μF to 1 μF (for AC input voltage averaging and high-frequency noise filtering)

If an input resistance is not factored into, the equation below determines a reference effective value of the AC input voltage at which the HVP or brown-in/brown-out function is activated:

$$
V_{AC(OP)RMS} = \frac{\pi}{\sqrt{2}} \times V_{BR(TH)} \times \left(1 + \frac{R_A + R_B}{R_C}\right). \tag{5}
$$

Where:

 $V_{AC(OP)RMS}$  is the effective AC input voltage at which the HVP or brown-in/brown-out operation starts, and

 $V_{BR(TH)}$  is the BR pin threshold voltage (see [Table](#page-17-2) 11-1).

The constants of  $R_A$ ,  $R_B$ ,  $R_C$ , and  $C_4$  should be adjusted based on the operation performance checked with an actual board.

### <span id="page-18-1"></span><span id="page-18-0"></span>**11.11. Overcurrent Protection (OCP)**

#### **11.11.1. OCP Operation**

The overcurrent protection (OCP) turns off the power MOSFET to limit the output power when a peak drain current of the power MOSFET reaches the OCP threshold voltage (pulse-by-pulse basis).

The OCP threshold voltage during  $t_{BW}$  is set to  $V_{OCP(LEB)} = 1.69$  $V_{OCP(LEB)} = 1.69$  V, which is higher than that of normal operation. Changing the threshold voltage to a higher level prevents the IC from responding to a drain current surge at power MOSFET turn-on. The OCP function protects against abnormal conditions, such as when output windings are shorted or when a secondary-side rectifier diode has an abnormal breakdown voltage. The width of a surge voltage on the drain pin at power MOSFET turn-on should be shorter than  $t_{BW}$ , as shown in Figure 11-16. To suppress such surge voltage, extreme care should be taken for the  $R_{OCP}$  trace layout. For the notes on PCB pattern layouts, see Section [12.2.](#page-22-1)

When your application uses a damper snubber as in [Figure](#page-18-3) 11-17, reduce its capacitance to suppress the surge voltage.



Figure 11-16. S/OCP Pin Voltage Waveform



Figure 11-17. Damper Snubber

### <span id="page-18-3"></span><span id="page-18-2"></span>**11.11.2. OCP Input Compensation Function**

ICs commonly have propagation delay times; and a slope of the drain current becomes steeper as an AC input voltage to a power supply increases. Due to this, the higher the AC input voltage is, the steeper the slope of the peak drain current becomes. Consequently, the peak drain current during OCP operation tends to vary along with the AC input voltage.

To reduce such variation, the IC incorporates the OCP input compensation function.

The OCP input compensation function corrects the OCP threshold voltage depending on the AC input voltage, as shown in [Figure](#page-19-2) 11-18.

When an AC input voltage is lower (a larger duty cycle), the IC sets a higher OCP threshold voltage to reduce the difference between peak drain currents at a higher AC input voltage (a smaller duty cycle) and a lower AC input voltage.

The amount of the correction depends on the duty cycle. Equation [\(6\)](#page-19-3) determines the compensated OCP threshold voltage,  $V_{OCP}$ ', which corresponds to the duty cycle. Note that, however,  $V_{OCP}$ ' becomes constant at  $V_{OCP(H)} = 0.888$  $V_{OCP(H)} = 0.888$  V when the duty cycle i[s 36%](#page-3-17) or more.

 $V_{OCP}$ <sup>'</sup> =  $V_{OCP(L)}$  + DPC × ONTime

$$
= V_{OCP(L)} + DPC \times \frac{ONDuty}{f_{OSC(AVG)}}.
$$
 (6)

Where:

 $V_{OCP(L)}$  is the OCP threshold voltage at zero duty cycle,

DPC is the OCP compensation coefficient,

ONTime is the power MOSFET on-time,

ONDuty is the duty cycle of the power MOSFET, and  $f_{\rm OSC(AVG)}$  is the average oscillation frequency.



<span id="page-19-2"></span>Figure 11-18 Duty Cycle vs. Compensated  $V<sub>OCP</sub>$ 

#### <span id="page-19-0"></span>**11.12. Overload Protection (OLP)**

[Figure](#page-19-4) 11-19 and [Figure](#page-19-5) 11-20 show the FB/OLP pin peripheral circuit and the waveforms during OLP operation, respectively.

In an overload condition (where the peak drain current is limited by OCP operation), the secondary-side error amplifier is cut off due to a drop in the output voltage. As a result, the feedback current,  $I_{FB}$ , charges C3 connected to the FB/OLP pin, and the FB/OLP pin voltage increases. When the FB/OLP pin voltage exceeds and remains above  $V_{FB(OLP)} = 7.3$  $V_{FB(OLP)} = 7.3$  V for  $t_{OLP} = 75$  $t_{OLP} = 75$  ms or longer, the overload protection (OLP) is activated to stop the switching operation.

During the OLP operation, the intermittent oscillation operation repeated by the VCC pin voltage reduces stress on components such as the power MOSFET or a secondary-side rectifier diode.

After the IC stops the switching operation by the OLP operation, the VCC pin voltage decreases.

Since the bias assist function is disabled during the OLP operation, the VCC pin voltage decreases to  $V_{CC(OFFSKP)}$  (about 9 V) once and increases as the startup current flows through. When the VCC pin voltage increases to  $V_{CC(ON)}$ , the control circuit starts to operate. After the control circuit activation, the VCC pin voltage decreases due to the operating circuit current. When the VCC pin voltage reaches  $V_{CC(OFF)} = 8.5$  $V_{CC(OFF)} = 8.5$  V, the control circuit stops operating.

<span id="page-19-3"></span>In this way, skipping  $V_{CC(OFF)}$  during UVLO operation (see Sectio[n 11.2\)](#page-12-2) lengthens a non-oscillating period and limits a temperature rise of the power MOSFET in the intermittent oscillation operation.

When the causes of the overload condition are eliminated, the IC automatically returns to normal operation.



<span id="page-19-4"></span>Figure 11-19. FB/OLP Pin Peripheral Circuit



<span id="page-19-5"></span>Figure 11-20. OLP Operational Waveforms

### <span id="page-19-1"></span>**11.13. Overvoltage Protection (OVP)**

When the voltage between the VCC and GND pins increases to  $V_{CC(OVP)} = 29.1$  $V_{CC(OVP)} = 29.1$  V or more, the overvoltage protection (OVP) is activated to stop the switching operation. During the OVP operation, the bias assist function is disabled, and the intermittent operation by the UVLO is repeated (see Section [11.12\)](#page-19-0). When the causes of the overvoltage condition are eliminated, the IC automatically returns to normal operation (see [Figure](#page-20-4) [11-21\)](#page-20-4).

When the VCC pin voltage is supplied through the auxiliary winding of the transformer, the VCC pin voltage is proportional to the output voltage. As a result, the VCC pin can detect a secondary-side overvoltage condition caused by abnormality (e.g., when an output voltage detection circuit is open). The approximate value

of the secondary-side output voltage,  $V_{\text{OUT(OVP)}}$ , at the OVP activation can be calculated by Equatio[n \(7\)](#page-20-5) below.

$$
V_{\text{OUT(OVP)}} = \frac{V_{\text{OUT(NORMAL)}}}{V_{\text{CC(NORMAL)}}} \times 29.1 \text{ (V)}.
$$
 (7)

Where:

VOUT(NORMAL) is the output voltage in normal operation, and

 $V_{CC(NORMAL)}$  is the VCC pin voltage in normal operation.





<span id="page-20-4"></span>Figure 11-21. OVP Operational Waveforms

#### <span id="page-20-0"></span>**11.14. Thermal Shutdown (TSD)**

[Figure](#page-20-6) 11-22 shows operational waveforms of the thermal shutdown (TSD).

The TSD has the temperature hysteresis. When the control circuit temperature increases to  $T_{J(TSD)} = 145$  $T_{J(TSD)} = 145$  °C or more, the TSD is activated.

After the IC stops the switching operation by the TSD operation, the VCC pin voltage decreases. When the VCC pin voltage decreases to  $V_{CC(BIAS)}$ , the bias assist function is activated to maintain the VCC pin voltage at V<sub>CC(OFF)</sub> or more.

When the junction temperature decreases to  $T_{J(TSD)}-T_{J(TSD)HYS}$  or less, the bias assist function is disabled, and the VCC pin voltage decreases. When the VCC pin voltage decreases to  $V_{CC(OFF)}$ , the control circuit stops operating. After that, the control circuit resumes operating when the VCC pin voltage is increased by the startup current and reaches  $V_{CC(ON)}$ .

In this way, the intermittent oscillation operation by the TSD and the UVLO is repeated in an overheating condition.

When the causes of the overheating condition are eliminated and the IC temperature decreases to  $T_{J(TSD)-}T_{J(TSD)HYS}$  or less, the IC automatically returns to normal operation.

<span id="page-20-5"></span>VCC Pin Voltage Drain Current 4  $\overline{\mathbf{I}}$  $V_{\text{CC(OFF)}}$  $V_{CC(ON)}$ TJ(TSD)  $T_{J(TSD)} - T_{J(TSD)HYS}$ Bias Assist Function Junction Temperature,  $\mathsf{T}$  $V_{\text{CC(BIAS)}}$ OFF ON OFF ON

<span id="page-20-6"></span>Figure 11-22. TSD Operational Waveforms

### <span id="page-20-2"></span><span id="page-20-1"></span>**12. Design Notes**

#### **12.1. External Components**

Components fit for the use condition should be used.



<span id="page-20-7"></span>Figure 12-1. IC Peripheral Circuit

### <span id="page-20-3"></span>**12.1.1. Input/Output Smoothing Electrolytic Capacitor**

Apply proper design margin to ripple current, ripple voltage, and temperature rise. A low-ESR capacitor is recommended to reduce ripple voltage, in terms of designing switch-mode power supplies.

### <span id="page-21-0"></span>**12.1.2. S/OCP Pin Peripheral Circuit**

 $R_{OCP}$  in [Figure](#page-20-7) 12-1 is the resistor for current detection. It is required to use a resistor with low internal inductance because high-frequency switching current will flow through  $R_{OCP}$ . In addition, choose a resistor with allowable power dissipation according to your application.

### <span id="page-21-1"></span>**12.1.3. BR Pin Peripheral Circuit**

Note that the following must be taken into account because high voltages are applied to  $R_A$  and  $R_B$  in [Figure](#page-20-7) [12-1.](#page-20-7)

- Select a resistor designed against electromigration according to the specifications of the application.
- Add resistors in series to reduce individual applied voltages.

Section [11.10](#page-16-0) describes the AC input voltage protection functions and the peripheral circuit constants of the BR pin.

### <span id="page-21-2"></span>**12.1.4. FB/OLP Pin Peripheral Circuit**

The capacitor C3 between the FB/OLP and GND pins shown in [Figure](#page-20-7) 12-1 is for high-frequency noise suppression and phase compensation. C3 should be about 2200 pF to 0.01 µF and connected close to the FB/OLP and GND pins. Be sure to confirm the actual operation in the application and adjust these values.

#### <span id="page-21-3"></span>**12.1.5. VCC Pin Peripheral Circuit**

In general power supply specifications, the capacitance of C2 shown in [Figure](#page-20-7) 12-1 should be about 10 µF to 47 μF (C2 affects the startup time. See Section 11.1).

In actual power supply circuits, the overvoltage protection (OVP) may be activated due to fluctuation of the VCC pin voltage in proportion to the output current, IOUT (see [Figure](#page-21-6) 12-2). This happens because the transient surge voltage that occurs at power MOSFET turn-off induces a voltage across the auxiliary winding D. C2 is charged at the peak of the induced voltage.

To prevent the C2 peak charging, add R2 of about 2.2  $\Omega$  to 82  $\Omega$ , in series with D2 (see [Figure](#page-20-7) 12-1). The optimal value of R2 should be determined with a transformer to be actually used because a variation in the VCC pin voltage over the output current depends on the transformer structure.



<span id="page-21-6"></span>Figure 12-2. I<sub>OUT</sub> vs  $V_{CC}$  with or without R2

#### <span id="page-21-4"></span>**12.1.6. Snubber Circuit**

For the power supply specifications where  $V_{DS}$  will cause a high surge voltage, the following circuits should be added (see [Figure](#page-20-7) 12-1):

- Add a clamp snubber circuit consisting of a capacitor-resistor-diode (CRD) combination across the primary-side main winding P.
- Add a damper snubber circuit consisting of a capacitor (C) or resistor-capacitor (RC) combination between the D/ST and S/OCP pins.

<span id="page-21-5"></span>Note that the damper snubber circuit should be connected close to the D/ST and S/OCP pins.

#### **12.1.7. Phase Compensation**

[Figure](#page-21-7) 12-3 shows the secondary-side detection circuit using a typical shunt regulator (U51). C52 and R53 are a capacitor and a resistor for phase compensation. C52 should have a capacitance of about  $0.047$  μF to  $0.47$  μF; R53 should have a resistance of about 4.7 kΩ to 470 kΩ. The constants of C52 and R53 should be adjusted based on the operation performance checked with an actual board.



<span id="page-21-7"></span>Figure 12-3. Peripheral Circuit of Secondary-side Shunt Regulator (U51)

### <span id="page-22-0"></span>**12.1.8. Transformer**

Apply proper design margin to core temperature rise by core loss and copper loss. Because the switching currents contain high frequency currents, the skin effect may become a consideration.

For this reason, the wire diameter of a transformer winding should be selected by taking the RMS of the operating current into account, and the current density should be  $4 \text{ A/mm}^2$  to  $6 \text{ A/mm}^2$ .

If the measures to further reductions in temperature are still necessary, the following should be taken into account to increase the total surface area of the wiring:

- Increase the number of wires in parallel.
- Use litz wires.
- Thicken the wire gauge.

In the following cases, the surge of the VCC pin voltage becomes high:

- The surge voltage of the primary-side main winding P is high (low output voltage and high output current power supply designs).
- The winding structure of the auxiliary winding D is susceptible to the noise of the primary-side main winding P.

When the surge voltage of the auxiliary winding D is high, the VCC pin voltage increases, and the overvoltage protection (OVP) may be activated. In transformer designing, the following should be taken into account:

- Maximize the coupling of the primary-side main winding P and the secondary-side output winding S (to reduce the leakage inductance).
- Maximize the coupling of the auxiliary winding D and the secondary-side output winding S.
- Minimize the coupling of the auxiliary winding D and the primary-side main winding P.

In a multi-output power supply, the coupling between the secondary-side stabilizing output winding S1 and the others  $(S2, S3...)$  should be maximized to improve the line regulation of output voltages.

[Figure](#page-22-2) 12-4 shows the winding structural examples of a two-output transformer.

● Winding Structural Example (a):

S1 is sandwiched between P1 and P2 to maximize their coupling and reduce a surge in P1 and P2.

D is wound away from P1 and P2 to minimize their coupling and reduce a surge in D.

● Winding Structural Example (b):

P1 and P2 are wound close to S1 to maximize their coupling and reduce a surge in P1 and P2.

D and S2 are sandwiched between S1s to maximize the coupling of D and S1, and that of S1 and S2. This structure reduces a surge in D, thus improving the line regulation of the S2 output voltage.



Winding Structural Example (b)

<span id="page-22-2"></span>Figure 12-4. Winding Structural Examples

### <span id="page-22-1"></span>**12.2. PCB Pattern Layout**

The switching power supply circuit includes high frequency and high voltage current paths that affect the IC operation, noise interference, and power dissipation. Therefore, PCB trace layouts and component placements play an important role in circuit designing. Current loops, which have high frequencies and high voltages, should be as small and wide as possible, in order to maintain a low-impedance state. In addition, ground traces should be as wide and short as possible so that radiated EMI levels can be reduced. The following considerations also should be taken into account in designing pattern layouts for your application.

[Figure](#page-23-0) 12-5 is a peripheral circuit example of the IC.

(1) Main Circuit Trace Layout

Traces connected to the main circuit, where switching currents pass through, should be as wide and looped as small as possible.

If the IC and C1 are distant from each other, add an electrolytic capacitor or a film capacitor (about  $0.1 \mu$ F) close to the transformer or the IC to reduce impedance of the high frequency current loop.

#### (2) Logic Ground Trace Layout

If a large current flows through a logic ground, the IC malfunction may be caused. Therefore, connect the logic ground traces as close as possible to  $R_{OCP}$  at a single-point ground (point A in [Figure](#page-23-0) 12-5) and separate them from the power ground.

#### (3) Peripheral Connections to the VCC Pin Traces connected to the VCC pin should be looped as small as possible because the pin supplies power to the IC. If the IC and C2 are distant from each

# **STR6S161HXD**

trace.

other or additional noise filter capacitors are required, connect a high-frequency ceramic capacitor (equivalent to X7R; about 0.1 μF to 1.0 μF) between the VCC and GND pins with a minimum length of trace.

(4) Peripheral Connections to  $R_{OCP}$ 

 $R_{OCP}$  should be placed as close as possible to the S/OCP pin. Traces of the main circuit and the logic ground should be connected at a single-point ground (point A in [Figure](#page-23-0) 12-5) which is close to the root of R<sub>OCP</sub>.

- (5) Peripheral Components of the IC Control components that are to be connected to the IC should be placed as close as possible to the IC and connected to each pin with a minimum length of
- (6) Secondary-side Rectifier Smoothing Circuit Traces connected to the secondary-side main circuit,

where switching currents pass through, should be as wide and looped as small as possible. Lowering the impedance of these traces can reduce the surge voltage at power MOSFET turn-off. Therefore, a proper rectifier smoothing trace layout permits your application to have an increased margin to the power MOSFET breakdown voltage and reduced component stress and loss in the clamp snubber circuit.

#### (7) Thermal Considerations

Extreme care must be taken in thermal design because the power MOSFET has a positive thermal coefficient of R<sub>DS(ON)</sub>.

Traces under the IC or connected to the D/ST pin must be as wide as possible because these traces act as heatsinks.



<span id="page-23-0"></span>Figure 12-5. Example Connections to the IC and Its Peripheral Circuits

# <span id="page-24-0"></span>**13. Pattern Layout Example**

This section contains the schematic diagrams of a PCB pattern layout example using the STR6S161HXD.



(a) Top View



(b) Bottom View

Figure 13-1. Pattern Layout Example



Figure 13-2. Circuit Diagram of PCB Pattern Layout Example

### **Important Notes**

- <span id="page-26-0"></span>● All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).